A New Scan Architecture for Both Low Power Testing and Test Volume Compression Under SOC Test Environment

被引:0
|
作者
Hong-Sik Kim
Sungho Kang
Michael S. Hsiao
机构
[1] Yonsei University,Department of Electrical and Electronic Engineering
[2] Bradley Department of Electrical and Computer Engineering,undefined
[3] Virginia Tech.,undefined
来源
关键词
System on a chip; Scan testing; Low power testing; Test compression;
D O I
暂无
中图分类号
学科分类号
摘要
A new scan architecture for both low power testing and test volume compression is proposed. For low power test requirements, only a subset of scan cells is loaded with test stimulus and captured with test responses by freezing the remaining scan cells according to the distribution of unspecified bits in the test cubes. In order to optimize the proposed process, a novel graph-based heuristic is proposed to partition the scan chains into several segments. For test volume reduction, a new LFSR reseeding based test compression scheme is proposed by reducing the maximum number of specified bits in the test cube set, smax, virtually. The performance of a conventional LFSR reseeding scheme highly depends on smax. In this paper, by using different clock phases between an LFSR and scan chains, and grouping the scan cells by a graph-based grouping heuristic, smax could be virtually reduced. In addition, the reduced scan rippling in the proposed test compression scheme can contribute to reduce the test power consumption, while the reuse of some test results as the subsequent test stimulus in the low power testing scheme can reduce the test volume size. Experimental results on the largest ISCAS89 benchmark circuits show that the proposed technique can significantly reduce both the average switching activity and the peak switching activity, and can aggressively reduce the volume of the test data, with little area overhead, compared to the previous methods.
引用
收藏
页码:365 / 378
页数:13
相关论文
共 50 条
  • [1] A new scan architecture for both low power testing and test volume compression under SOC test environment
    Kim, Hong-Sik
    Kang, Sungho
    Hsiao, Michael S.
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2008, 24 (04): : 365 - 378
  • [2] Reducing test power, time and data volume in SoC testing using Selective Trigger Scan architecture
    Sharifi, S
    Hosseinabadi, M
    Riahi, P
    Navabi, Z
    [J]. 18TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2003, : 352 - 360
  • [3] Reducing SoC test time and test power in hierarchical scan test: Scan architecture and algorithms
    Devanathan, V. R.
    Ravikumar, C. P.
    Kamakoti, V.
    [J]. 20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 351 - +
  • [4] Low-Power Scan Operation in Test Compression Environment
    Czysz, Dariusz
    Kassab, Mark
    Lin, Xijiang
    Mrugalski, Grzegorz
    Rajski, Janusz
    Tyszer, Jerzy
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (11) : 1742 - 1755
  • [5] Low-power scan testing for test data compression using a routing-driven scan architecture
    Xiang, Dong
    Hu, Dianwei
    Xu, Qiang
    Orailoglu, Alex
    [J]. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2009, 28 (01) : 1101 - 1105
  • [6] Low-Power Scan Testing for Test Data Compression Using a Routing-Driven Scan Architecture
    Xiang, Dong
    Hu, Dianwei
    Xu, Qiang
    Orailoglu, Alex
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (07) : 1101 - 1105
  • [7] Hybrid test data compression technique for SOC scan testing
    Cho, S
    Song, J
    Yi, H
    Park, S
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 69 - 72
  • [8] A unified approach to reduce SOC test data volume, scan power and testing time
    Chandra, A
    Chakrabarty, K
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (03) : 352 - 362
  • [9] Efficient test data compression and low power scan testing in SoCs
    Jung, JM
    Chong, JW
    [J]. ETRI JOURNAL, 2003, 25 (05) : 321 - 327
  • [10] Low Power Illinois scan architecture for simultaneous power and test data volume reduction
    Chandra, Anshunian
    Ng, Felix
    Kapur, Rohit
    [J]. 2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 419 - 424