A New Scan Architecture for Both Low Power Testing and Test Volume Compression Under SOC Test Environment

被引:0
|
作者
Hong-Sik Kim
Sungho Kang
Michael S. Hsiao
机构
[1] Yonsei University,Department of Electrical and Electronic Engineering
[2] Bradley Department of Electrical and Computer Engineering,undefined
[3] Virginia Tech.,undefined
来源
关键词
System on a chip; Scan testing; Low power testing; Test compression;
D O I
暂无
中图分类号
学科分类号
摘要
A new scan architecture for both low power testing and test volume compression is proposed. For low power test requirements, only a subset of scan cells is loaded with test stimulus and captured with test responses by freezing the remaining scan cells according to the distribution of unspecified bits in the test cubes. In order to optimize the proposed process, a novel graph-based heuristic is proposed to partition the scan chains into several segments. For test volume reduction, a new LFSR reseeding based test compression scheme is proposed by reducing the maximum number of specified bits in the test cube set, smax, virtually. The performance of a conventional LFSR reseeding scheme highly depends on smax. In this paper, by using different clock phases between an LFSR and scan chains, and grouping the scan cells by a graph-based grouping heuristic, smax could be virtually reduced. In addition, the reduced scan rippling in the proposed test compression scheme can contribute to reduce the test power consumption, while the reuse of some test results as the subsequent test stimulus in the low power testing scheme can reduce the test volume size. Experimental results on the largest ISCAS89 benchmark circuits show that the proposed technique can significantly reduce both the average switching activity and the peak switching activity, and can aggressively reduce the volume of the test data, with little area overhead, compared to the previous methods.
引用
收藏
页码:365 / 378
页数:13
相关论文
共 50 条
  • [41] Design Techniques with Multiple Scan Compression CoDecs for Low Power and High Quality Scan Test
    Jain, Arvind
    Subramanian, Sundarrajan
    Parekhji, Rubin A.
    Ravi, Srivaths
    JOURNAL OF LOW POWER ELECTRONICS, 2011, 7 (04) : 502 - 515
  • [42] Scan architecture modification with test vector reordering for test power reduction
    Giri, Chandan
    Choudhary, Pradeep Kumar
    Chattopadhyay, Santanu
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 449 - 452
  • [43] Low-Power Test in Compression-Based Reconfigurable Scan Architectures
    Almukhaizim, Sobeeh
    Mohammad, Mohammad
    Khajah, Mohammad
    SBCCI 2010: 23RD SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2010, : 55 - 60
  • [44] Low-power test in compression-based reconfigurable scan architectures
    Almukhaizim, Sobeeh
    Mohammad, Mohammad
    Alquraishi, Eman
    KUWAIT JOURNAL OF SCIENCE & ENGINEERING, 2011, 38 (2B): : 175 - 195
  • [45] Test scheduling for SOC under power constraints
    Skarvada, Jaroslav
    PROCEEDINGS OF THE 2006 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2006, : 91 - 93
  • [46] SOC Test Compression Scheme Sharing Free Variables in Embedded Deterministic Test Environment
    Wang Weizheng
    Cai Shuo
    Xiang Lingyun
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2015, 15 (03) : 397 - 403
  • [47] Localizing Test Power Consumption for Scan Testing
    向东
    Journal of Donghua University(English Edition), 2005, (03) : 37 - 43
  • [48] A token scan architecture for low power testing
    Huang, TC
    Lee, KJ
    INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 660 - 669
  • [49] Localizing test power consumption for scan testing
    Xiang, D. (dxiang@tsinghua.edu.cn), 2005, Editorial Board of Journal of Dong Hua University (22):
  • [50] Random access scan: A solution to test power, test data volume and test time
    Baik, DH
    Saluja, KK
    Kajihara, S
    17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 883 - 888