Study of Thermally Enhanced 2.5D Packages with Multi-chips Molded on Silicon Interposer

被引:0
|
作者
H. Y. Zhang
X. W. Zhang
机构
[1] Shanghai University of Engineering Science,Institute of Microelectronics
[2] A*STAR,undefined
来源
关键词
Thermal enhancement; partial mold (PM); 2.5D package; through silicon via (TSV); thermal simulation; thermal interface material; pin fin heat sink;
D O I
暂无
中图分类号
学科分类号
摘要
The 2.5D package with distributed vias on silicon interposer has received great attention due to its potential for heterogeneous integration. The overmolded 2.5D package protects the silicon die and interposer from environmental damage, which, on the other hand, induces undesirable thermal resistance due to low thermal conductivity of the molding compound. In this paper, a thermally enhanced 2.5D package with exposed die is proposed, fabricated and examined from the thermal enhancement viewpoint. The high power thermal test die was first assembled on a silicon interposer with through silicon vias and connected to the substrate, which was followed by the overmolding and back-grinding processes to form the partially molded (PM) package with exposed die for direct heat sink attachments. Experiments were conducted to examine the thermal performance under different thermal conditions. Under natural convection without thermal enhancement, there was no performance difference between the PM package and the overmolded package. However, when the package top was mounted with a thermally enhanced structure such as a pin fin heat sink, the thermal resistance of PM package was significantly reduced. The advantage was more prominent with the attachment of a high performance liquid cooling heat sink. Thermal simulation models were also constructed to examine the thermal performances under different test conditions, and the realistic thermal interface resistance of 0.5 Kcm2/W was estimated based on the package warpage. The computed thermal resistances agreed with measurement results.
引用
收藏
页码:2396 / 2405
页数:9
相关论文
共 50 条
  • [41] Thermal Analysis of Polymer 3D Printed Jet Impingement Coolers for High Performance 2.5D Si Interposer Packages
    Wei, T. -W.
    Oprins, H.
    Cherman, V.
    De Wolf, I.
    Van der Plas, G.
    Beyne, E.
    Baelmans, M.
    PROCEEDINGS OF THE 2019 EIGHTEENTH IEEE INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS (ITHERM 2019), 2019, : 1243 - 1252
  • [42] Signal and Power Integrity Analysis in 2.5D Integrated Circuits (ICs) with Glass, Silicon and Organic Interposer
    Kim, Youngwoo
    Cho, Jonghyun
    Kim, Kiyeong
    Sundaram, Venky
    Tummala, Rao
    Kim, Joungho
    2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 738 - 743
  • [43] Silicon Interposer Warpage Study for 2.5D IC without TSV Utilizing Glass Carrier CTE and Passivation Thickness Tuning
    Lai, Chieh-Lung
    Li, Hung-Yuan
    Chen, Allen
    Lu, Terren
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 310 - 315
  • [44] 60GHz Wideband Yagi-Uda Antenna Integrated on 2.5D Through Silicon Interposer
    Zhang, Songbai
    Chang, Ka Fai
    Jin, Cheng
    Katti, Guruprasad
    Weerasekera, Roshan
    Bhattacharya, Surya
    2014 IEEE 16TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2014, : 665 - 668
  • [45] 2.5D Silicon Optical Interposer for 400 Gbps Electronic-Photonic Integrated Circuit Platform Packaging
    Kim, Do-Won
    Au, K. Y.
    Li, Hong Yu
    Luo, Xianshu
    Ye, Yong Liang
    Bhattacharya, Surya
    Lo, Guo Qiang
    2017 IEEE 19TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2017,
  • [46] Thermo-mechanical Study of a 2.5D Passive Silicon Interposer Technology: Experimental, Numerical and In-Situ Stress Sensors Developments
    Vianne, Benjamin
    Bar, Pierre
    Fiori, Vincent
    Petitdidier, Sebastien
    Chevrier, Norbert
    Gallois-Garreignot, Sebastien
    Farcy, Alexis
    Chausse, Pascal
    Escoubas, Stephanie
    Hotellier, Nicolas
    Thomas, Olivier
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [47] Process Development of Fan-Out interposer with Multi-layer RDL for 2.5D System in Package
    Hsiang-Yao, Hsiao
    Wee, David Ho Soon
    Lim, Simon Siak Boon
    Chong, Ser Choong
    Lim, Sharon P. S.
    Chong, Chai Tai
    2018 IEEE 20TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2018, : 406 - 410
  • [48] Leveraging Thermally-Aware Chiplet Organization in 2.5D Systems to Reclaim Dark Silicon
    Eris, Furkan
    Joshi, Ajay
    Kahng, Andrew B.
    Ma, Yenai
    Mojumder, Saiful
    Zhang, Tiansheng
    PROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2018, : 1441 - 1446
  • [49] Silicon Photonic 2.5D Integrated Multi-Chip Module Receiver
    Abrams, Nathan C.
    Cheng, Qixiang
    Glick, Madeleine
    Jezzini, Moises
    Morrissey, Padraic
    O'Brien, Peter
    Bergman, Keren
    2020 CONFERENCE ON LASERS AND ELECTRO-OPTICS (CLEO), 2020,
  • [50] SID-Mesh: Diagonal Mesh Topology for Silicon Interposer in 2.5D NoC with Introducing a New Routing Algorithm
    Sharifpour, Babak
    Sharifpour, Mohammad
    Reshadi, Midia
    2021 ACM/IEEE INTERNATIONAL WORKSHOP ON SYSTEM-LEVEL INTERCONNECT PATHFINDING (SLIP 2021), 2021, : 44 - 51