Design and Implementation of a High-Performance and Complexity-Effective VLIW DSP for Multimedia Applications

被引:0
|
作者
Tay-Jyi Lin
Shin-Kai Chen
Yu-Ting Kuo
Chih-Wei Liu
Pi-Chen Hsiao
机构
[1] National Chiao Tung University,Department of Electronics Engineering
[2] Industrial Technology Research Institute,SoC Technology Center
来源
关键词
VLIW; digital signal processor; register organization; instruction encoding; micro-architecture;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents the design and implementation of a novel VLIW digital signal processor (DSP) for multimedia applications. The DSP core embodies a distributed & ping-pong register file, which saves 76.8% silicon area and improves 46.9% access time of centralized ones found in most VLIW processors by restricting its access patterns. However, it still has comparable performance (estimated in cycles) with state-of-the-art DSP for multimedia applications. A hierarchical instruction encoding scheme is also adopted to reduce the program sizes to 24.1∼26.0%. The DSP has been fabricated in the UMC 0.13 μm 1P8M Copper Logic Process, and it can operate at 333 MHz while consuming 189 mW power. The core size is 3.2 × 3.15 mm2 including 160 KB on-chip SRAM.
引用
下载
收藏
页码:209 / 223
页数:14
相关论文
共 50 条
  • [1] Design and implementation of a high-performance and complexity-effective VLIW DSP for multimedia applications
    Lin, Tay-Jyi
    Chen, Shin-Kai
    Kuo, Yu-Ting
    Liu, Chih-Wei
    Hsiao, Pi-Chen
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 51 (03): : 209 - 223
  • [2] Simultaneous MultiStreaming for complexity-effective VLIW architectures
    Rao, HP
    Nandy, SK
    Kiran, MNVS
    ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, 2003, 2823 : 166 - 179
  • [3] Energy-Effective Design & Implementation of an Embedded VLIW DSP
    Hsieh, Tien-Wei
    Hsiao, Pi-Chen
    Liao, Che-Yu
    Hsieh, Hsien-Ching
    Lin, Huang-Lun
    Lin, Tay-Jyi
    Chu, Yuan-Hua
    Wu, An-Yeu
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 252 - 255
  • [4] High-performance videophone chip with dual multimedia VLIW processor cores
    Kim, Jeong-Min
    Shin, Yun-Su
    Hwang, In-Gu
    Lee, Kwang-Sun
    Han, Sang-Il
    Park, Sang-Gyu
    Chae, Soo-Ik
    IEICE Transactions on Electronics, 2001, (02) : 183 - 192
  • [5] A high-performance videophone chip with dual multimedia VLIW processor cores
    Kim, JM
    Shin, YS
    Hwang, IG
    Lee, KS
    Han, SI
    Park, SG
    Chae, SI
    IEICE TRANSACTIONS ON ELECTRONICS, 2001, E84C (02): : 183 - 192
  • [6] Design and implementation of a high-performance PMLSM drives using DSP chip
    Kung, Ying-Shieh
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2008, 55 (03) : 1341 - 1351
  • [7] ASIP Approach for Multimedia Applications Based on a Scalable VLIW DSP Architecture
    张延军
    何虎
    沈钲
    孙义和
    Tsinghua Science and Technology, 2009, 14 (01) : 126 - 132
  • [8] ASIP Approach for Multimedia Applications Based on a Scalable VLIW DSP Architecture
    Institute of Microelectronics, Tsinghua University, Beijing, 100084, China
    Tsinghua Sci. Tech., 2009, 1 (126-132):
  • [9] High-performance multimedia applications and the internet
    Krikelis, A
    IEEE CONCURRENCY, 1998, 6 (03): : 17 - 19
  • [10] Chip design for high-performance DSP
    Woods, R.
    Masud, S.
    Electronics and Communication Engineering Journal, 1998, 10 (04): : 191 - 200