Efficient Memory Management for High-Speed ATM Systems

被引:0
|
作者
D. N. Serpanos
P. Karakonstantis
机构
[1] University of Patras,Department of Electrical and Computer Engineering
[2] ISD S.A.,Digital Integrated Systems Group
关键词
Embedded processors; ATM; memory management; FPGA;
D O I
暂无
中图分类号
学科分类号
摘要
ATM technology placesstrict performance requirements on ATM systems, especially consideringthe scalability of the SDH/SONET physical layerto high speeds. Throughput preservation of the link speed throughprotocols to a higher layer application is a known problem inhigh-speed communication systems. The problem is being addressedwith design methodologies that offer high speed data paths, usingspecialized hardware, and increased processing power, commonlyin the form of embedded processors. In this paper, we presenta case study for a high-speed Queue Manager for ATM systems.The manager enables high-speed data transfer to/fromsystem memory and management of logical data structures (queues).Furthermore, it provides high-speed and importantly, scalabilityand re-usability, so that it can be used in a wide range of ATMsystems, such as workstation adapters, switches, routers, etc.In this work, we provide contributions in two directions. Wedescribe an approach to develop a high-speed, scalable and re-usablememory manager for ATM systems, and then we provide an architectureand implementations in harware as well as in software for embeddedsystems. The results indicate the cost/performancetrade-off's and system scalability and thus, enable designersto choose the implementation that meets their target system requirementswell.
引用
收藏
页码:207 / 235
页数:28
相关论文
共 50 条
  • [21] Architectures of high-speed wireless ATM networks
    Hac, A
    Hossain, A
    IEEE/AFCEA EUROCOMM 2000, CONFERENCE RECORD: INFORMATION SYSTEMS FOR ENHANCED PUBLIC SAFETY AND SECURITY, 2000, : 256 - 259
  • [22] Scalable memory management for ATM systems
    Serpanos, D.N.
    Karakonstantis, P.
    IEEE Symposium on Computers and Communications - Proceedings, 2000, : 385 - 390
  • [23] Scalable memory management for ATM systems
    Serpanos, DN
    Karakonstantis, P
    ISCC 2000: FIFTH IEEE SYMPOSIUM ON COMPUTERS AND COMMUNICATIONS, PROCEEDINGS, 2000, : 385 - 390
  • [24] Parallel Control and Management for High-Speed Maglev Systems
    Chen, Dewang
    Yin, Jiateng
    Chen, Long
    Xu, Hongze
    IEEE TRANSACTIONS ON INTELLIGENT TRANSPORTATION SYSTEMS, 2017, 18 (02) : 431 - 440
  • [25] HIGH-SPEED MANAGEMENT
    ROWAN, TF
    FORTUNE, 1984, 109 (07) : 13 - 13
  • [26] HIGH-SPEED MOS MEMORY
    IEDA, N
    YOSHIMURA, H
    ASAOKA, T
    REVIEW OF THE ELECTRICAL COMMUNICATIONS LABORATORIES, 1973, 21 (7-8): : 473 - 481
  • [27] HIGH-SPEED MEMORY ORGANIZATION
    PARKER, IM
    MICROPROCESSORS AND MICROSYSTEMS, 1995, 19 (04) : 235 - 235
  • [28] High-Speed Memory-Efficient Network Intrusion Detection System
    Lin, Wei
    Wang, XiaoFei
    Qi, YaXuan
    Pao, Derek
    Liu, Bin
    IEEE INFOCOM 2009 - IEEE CONFERENCE ON COMPUTER COMMUNICATIONS WORKSHOPS, 2009, : 359 - +
  • [29] High-speed DRAMs keep pace with high-speed systems
    Hampel, C
    EDN, 1997, 42 (03) : 141 - &
  • [30] TECHNOLOGY FOR HIGH-SPEED TELECOMMUNICATIONS ON ATM-LANS
    KOGA, H
    SAKAGUCHI, K
    KISHIMOTO, H
    OIDA, K
    NTT REVIEW, 1995, 7 (02): : 75 - 81