Vlsi Array Architectures for Pyramid Vector Quantization

被引:0
|
作者
Bongjin Jung
Wayne P. Burleson
机构
[1] Digital Semiconductor Co.,Department of Electrical and Computer Engineering
[2] University of Massachusetts,undefined
关键词
Parallel Algorithm; Clock Cycle; Dependency Graph; Decode Algorithm; Array Processor;
D O I
暂无
中图分类号
学科分类号
摘要
We present parallel algorithms and array architectures for pyramid vector quantization (PVQ) [1] for use in image coding in low-power wireless systems. PVQ presents an alternative to other quantization methods which is especially suitable for symmetric peer-to-peer communications like video-conferencing. But, both the encoding and decoding algorithms have data-dependent iteration bounds and data-dependent dependencies which prevent efficient parallelization of the algorithms for either hardware or software implementations. We perform an algorithmic transformation [2] to convert the data-dependent regular algorithms to equivalent data-independent algorithms. The resulting regular algorithms exhibit modular and regular structures with minimal control overhead; hence, they are well suited for VLSI array implementation in ASIC or FPGA technologies. Based on our parallel algorithms and systematic design methodologies [3], we develop linear array architectures. Both encoder and decoder architectures consist of L identical processors with local interconnections and provide O(L) speed-up over a sequential implementation, where L is the dimension of a vector. The architectures achieve 100% processor utilization and permit power savings through early completion. A combined encoder-decoder architecture is also presented.
引用
收藏
页码:141 / 154
页数:13
相关论文
共 50 条
  • [41] PROGRESSIVE IMAGE TRANSMISSION USING VECTOR QUANTIZATION ON IMAGES IN PYRAMID FORM
    WANG, L
    GOLDBERG, M
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1989, 37 (12) : 1339 - 1349
  • [42] VLSI photonic smart pixel array for I/O system architectures
    Travers, CM
    Hessenbruch, JM
    Kim, J
    Stone, RV
    Guilfoyle, PS
    Kiamilev, FE
    OPTOELECTRONIC INTERCONNECTS V, 1998, 3288 : 258 - 261
  • [43] VLSI photonic smart pixel array for I/O system architectures
    Department of Electrical Engineering, Univ. of North Carolina at Charlotte, 9201 University Blvd., Charlotte, NC 28223, United States
    Proc SPIE Int Soc Opt Eng, 1600, (258-261):
  • [44] INPUT OUTPUT COMPLEXITY OF BIT-LEVEL VLSI ARRAY ARCHITECTURES
    BURLESON, WP
    SCHARF, LL
    TWENTY-THIRD ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2: CONFERENCE RECORD, 1989, : 426 - 430
  • [45] VLSI Architectures for Digital Modulation Classification using Support Vector Machines
    Sorato, Edson
    Netto, Renan
    Michel, Pedro
    Guentzel, Jose Luis
    Castro, Adalbery R.
    Klautau, Aldebaro
    2013 IEEE 4TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2013,
  • [46] Fingerprint compression using wavelet packet transform and pyramid lattice vector quantization
    Kasaei, S
    Deriche, M
    Boashash, B
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1997, E80A (08) : 1446 - 1452
  • [47] Fingerprint compression using a modified wavelet transform and pyramid lattice vector quantization
    Kasaei, S
    Deriche, M
    Boashash, B
    1996 IEEE TENCON - DIGITAL SIGNAL PROCESSING APPLICATIONS PROCEEDINGS, VOLS 1 AND 2, 1996, : 798 - 803
  • [48] Rate-Distortion-Optimized Video Transmission Using Pyramid Vector Quantization
    Bokhari, Syed Mohsin M.
    Nix, Andrew R.
    Bull, David R.
    IEEE TRANSACTIONS ON IMAGE PROCESSING, 2012, 21 (08) : 3560 - 3572
  • [49] A fast vector quantization encoding algorithm based on projection pyramid with Hadamard transformation
    Swilem, Ahmed
    IMAGE AND VISION COMPUTING, 2010, 28 (12) : 1637 - 1644
  • [50] TRANSFORM AND HYBRID TRANSFORM DPCM CODING OF IMAGES USING PYRAMID VECTOR QUANTIZATION
    TSENG, HC
    FISCHER, TR
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1987, 35 (01) : 79 - 86