TCAD Temperature Analysis of Gate Stack Gate All Around (GS-GAA) FinFET for Improved RF and Wireless Performance

被引:0
|
作者
Bhavya Kumar
Rishu Chaujar
机构
[1] Delhi Technological University,Microelectronics Research Lab, Department of Applied Physics
来源
Silicon | 2021年 / 13卷
关键词
Analog/RF performance; Gate Stack (GS); Gate All Around (GAA) FinFET; High-temperature; Quantum effects; Wireless performance;
D O I
暂无
中图分类号
学科分类号
摘要
In this article, we investigated the impact of temperature variation on DC, analog, RF, and wireless performance of Gate Stack Gate All Around (GS-GAA) FinFET using SILVACO Atlas 3D simulator. The GAA structure introduction enhances the switching ratio (Ion/Ioff) by ∼152.37% and reduces the subthreshold swing (SS) by ∼6.5%. At gate voltage (Vgs) ∼ 0.725 V, the GS-GAA FinFET device exhibits the ZTC (Zero-Temperature-Coefficient) bias point, i.e., the effect of temperature on drain current gets nullified. DC parameters such as leakage current (Ioff), on current (Ion), SS, and threshold voltage (Vth) deteriorate with the rise in temperature. The enhancement in temperature degrades the RF and analog performance of the device by suppressing the parameters like transconductance (gm), device efficiency (TGF), cut-off frequency (fT), gain frequency product (GFP), gain-bandwidth product (GBP), etc. The device’s wireless performance is analyzed using linearity and harmonic distortion parameters such as gm3, gm2, 1-dB compression point, IIP3, VIP3, VIP2, IMD3, HD3, and HD2, and it shows significant improvement as the temperature increases from 300 K to 500 K.
引用
收藏
页码:3741 / 3753
页数:12
相关论文
共 50 条
  • [21] Impact of Temperature on Analog/RF Performance of Dielectric Pocket Gate-all-around (DPGAA) MOSFETs
    Awasthi, Himanshi
    Kumar, Nitish
    Purwar, Vaibhav
    Gupta, Rajeev
    Dubey, Sarvesh
    SILICON, 2021, 13 (07) : 2071 - 2075
  • [22] Subthreshold Analytical Model of Asymmetric Gate Stack Triple Metal Gate all Around MOSFET (AGSTMGAAFET) for Improved Analog Applications
    Ganesh, Arvind
    Goel, Kshitij
    Mayall, Jaskeerat Singh
    Rewari, Sonam
    SILICON, 2022, 14 (08) : 4063 - 4073
  • [23] Study of Effect of downscaling on the Analog/RF Performance of Gate all around JLMOSFET
    Misra, Santa
    Biswal, Sudhanshu Mohan
    Baral, Biswajit
    Swain, Sanjit Kumar
    Pati, Sudhansu Kumar
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES KOLKATA CONFERENCE (IEEE EDKCON), 2018, : 234 - 241
  • [24] Comparison of Temperature Dependent Carrier Transport in FinFET and Gate-All-Around Nanowire FET
    Kim, Soohyun
    Kim, Jungchun
    Jang, Doyoung
    Ritzenthaler, Romain
    Parvais, Bertrand
    Mitard, Jerome
    Mertens, Hans
    Chiarella, Thomas
    Horiguchi, Naoto
    Lee, Jae Woo
    APPLIED SCIENCES-BASEL, 2020, 10 (08):
  • [25] Performance investigation of heterogeneous gate dielectric-gate metal engineered–gate all around-tunnel FET for RF applications
    Jaya Madan
    R. S. Gupta
    Rishu Chaujar
    Microsystem Technologies, 2017, 23 : 4081 - 4090
  • [26] Subthreshold Analytical Model of Asymmetric Gate Stack Triple Metal Gate all Around MOSFET (AGSTMGAAFET) for Improved Analog Applications
    Arvind Ganesh
    Kshitij Goel
    Jaskeerat Singh Mayall
    Sonam Rewari
    Silicon, 2022, 14 : 4063 - 4073
  • [27] Dual Metal (DM) Insulated Shallow Extension (ISE) Gate All Around (GAA) MOSFET to Reduce Gate Induced Drain Leakages (GIDL) for Improved Analog Performance
    Rewari, Sonam
    Nath, Vandana
    Haldar, Subhasis
    Deswal, S. S.
    Gupta, R. S.
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON 2017 DEVICES FOR INTEGRATED CIRCUIT (DEVIC), 2017, : 401 - 406
  • [28] Analytical modelling of electrical parameters and the analogue performance of cylindrical gate-all-around FinFET
    Das, Rajashree
    Baishya, Srimanta
    PRAMANA-JOURNAL OF PHYSICS, 2019, 92 (01):
  • [29] A Novel Approach to Investigate the Impact of Hetero-High-K Gate Stack on SiGe Junctionless Gate-All-Around (JL-GAA) MOSFET
    Gupta, Abhinav
    Rai, Sanjeev
    Kumar, Nitish
    Sigroha, Deepak
    Kishore, Arunabh
    Pathak, Varnika
    Rahman, Ziya Ur
    SILICON, 2022, 14 (03) : 1005 - 1012
  • [30] A Novel Approach to Investigate the Impact of Hetero-High-K Gate Stack on SiGe Junctionless Gate-All-Around (JL-GAA) MOSFET
    Abhinav Gupta
    Sanjeev Rai
    Nitish Kumar
    Deepak Sigroha
    Arunabh Kishore
    Varnika Pathak
    Ziya Ur Rahman
    Silicon, 2022, 14 : 1005 - 1012