A VLSI architecture of the Schnorr-Euchner decoder for MIMO systems

被引:0
|
作者
Guo, Z [1 ]
Nilsson, P [1 ]
机构
[1] Lund Univ, Dept Electrosci, Lund, Sweden
关键词
MIMO; VLSI; sphere decoder; Schnorr-Euchner decoder;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The lattice decoder is shown to approach the performance of Maximum-likelihood decoder for MIMO wireless systems with low complexity. A VLSI architecture of the K-best Schnorr-Euchner lattice decoder is proposed in this paper. The architecture is optimized on both algorithm and architecture levels, and supports a dynamic range of SNR less than or equal to 30 dB. Compared to a conventional VLSI implementation of the lattice decoder for MIMO systems, the proposed architecture results in up to 37% computation reductions, 20% area savings and more than 5 times decoding throughput improvements. The proposed architecture is implemented with 0.35 mum technology for a system of 4 transmit/receive antennas and 16-QAM modulation. The results show that a decoding throughput of 53.3 Mbits/s can be achieved, and the decoding latency is less than 2.5 mus.
引用
收藏
页码:65 / 68
页数:4
相关论文
共 50 条
  • [41] An Efficient VLSI Architecture for Motion Compensation of AVS HDTV Decoder
    Jun-Hao Zheng
    Lei Deng
    Peng Zhang
    Don Xie
    [J]. Journal of Computer Science and Technology, 2006, 21 : 370 - 377
  • [42] VLSI Reed Solomon decoder architecture for networked multimedia applications
    Martina, M
    Masera, G
    Piccinini, G
    Vacca, F
    Zamboni, M
    [J]. 14TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2001, : 347 - 351
  • [43] A Low Complexity VLSI Architecture for Reed-Solomon Decoder
    Khalesi, Hasan
    Nabavi, A.
    Bornoosh, B.
    [J]. ICSPC: 2007 IEEE INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATIONS, VOLS 1-3, PROCEEDINGS, 2007, : 1551 - 1554
  • [44] An efficient VLSI architecture for motion compensation of AVS HDTV decoder
    Zheng, Jun-Hao
    Deng, Lei
    Zhang, Peng
    Xie, Don
    [J]. JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2006, 21 (03) : 370 - 377
  • [45] Pipelined VLSI architecture of the Viterbi decoder for IMT-2000
    Shim, B
    Suh, JC
    [J]. GLOBECOM'99: SEAMLESS INTERCONNECTION FOR UNIVERSAL SERVICES, VOL 1-5, 1999, : 158 - 162
  • [46] Area-Efficient Pipelined VLSI Architecture for Polar Decoder
    Tan, Weihang
    Wang, Antian
    Xu, Yunhao
    Lao, Yingjie
    [J]. 2020 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2020), 2020, : 352 - 357
  • [47] A New VLSI Architecture Implementation for H.264 Decoder
    Zhang, Chi
    Liu, Bu-ming
    [J]. 2009 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLUMES I & II, 2009, : 1057 - 1058
  • [48] Sphere Decoder for Massive MIMO Systems
    Vordonis, Dimitris
    Paliouras, Vassilis
    [J]. 2019 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS) - NORCHIP AND INTERNATIONAL SYMPOSIUM OF SYSTEM-ON-CHIP (SOC), 2019,
  • [49] Multiple Phase Decoder for MIMO Systems
    Quan, Zhi
    Zakharov, Yuriy
    Zhang, Junruo
    [J]. 2008 42ND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-4, 2008, : 1759 - 1762
  • [50] Algorithm and VLSI Architecture of a Near-Optimum Symbol Detector for QSM MIMO Systems
    Yen, Mao-Hsu
    Lu, Hoang-Yang
    Lu, Ken-Hua
    Lin, Shao-Yueh
    Chan, Chia-Chen
    [J]. IEEE ACCESS, 2023, 11 : 144113 - 144125