共 50 条
- [41] An Efficient VLSI Architecture for Motion Compensation of AVS HDTV Decoder [J]. Journal of Computer Science and Technology, 2006, 21 : 370 - 377
- [42] VLSI Reed Solomon decoder architecture for networked multimedia applications [J]. 14TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2001, : 347 - 351
- [43] A Low Complexity VLSI Architecture for Reed-Solomon Decoder [J]. ICSPC: 2007 IEEE INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATIONS, VOLS 1-3, PROCEEDINGS, 2007, : 1551 - 1554
- [45] Pipelined VLSI architecture of the Viterbi decoder for IMT-2000 [J]. GLOBECOM'99: SEAMLESS INTERCONNECTION FOR UNIVERSAL SERVICES, VOL 1-5, 1999, : 158 - 162
- [46] Area-Efficient Pipelined VLSI Architecture for Polar Decoder [J]. 2020 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2020), 2020, : 352 - 357
- [47] A New VLSI Architecture Implementation for H.264 Decoder [J]. 2009 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLUMES I & II, 2009, : 1057 - 1058
- [48] Sphere Decoder for Massive MIMO Systems [J]. 2019 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS) - NORCHIP AND INTERNATIONAL SYMPOSIUM OF SYSTEM-ON-CHIP (SOC), 2019,
- [49] Multiple Phase Decoder for MIMO Systems [J]. 2008 42ND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-4, 2008, : 1759 - 1762
- [50] Algorithm and VLSI Architecture of a Near-Optimum Symbol Detector for QSM MIMO Systems [J]. IEEE ACCESS, 2023, 11 : 144113 - 144125