A New Hardware-Efficient Algorithm and Reconfigurable Architecture for Image Contrast Enhancement

被引:25
|
作者
Huang, Shih-Chia [1 ]
Chen, Wen-Chieh [1 ]
机构
[1] Natl Taipei Univ Technol, Dept Elect Engn, Taipei 106, Taiwan
关键词
Image contrast enhancement; reconfigurable architecture; ADAPTIVE GAMMA CORRECTION; HISTOGRAM EQUALIZATION; FACE RECOGNITION; MOTION DETECTION; LCD TVS; SYSTEMS;
D O I
10.1109/TIP.2014.2348869
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Contrast enhancement is crucial when generating high quality images for image processing applications, such as digital image or video photography, liquid crystal display processing, and medical image analysis. In order to achieve real-time performance for high-definition video applications, it is necessary to design efficient contrast enhancement hardware architecture to meet the needs of real-time processing. In this paper, we propose a novel hardware-oriented contrast enhancement algorithm which can be implemented effectively for hardware design. In order to be considered for hardware implementation, approximation techniques are proposed to reduce these complex computations during performance of the contrast enhancement algorithm. The proposed hardware-oriented contrast enhancement algorithm achieves good image quality by measuring the results of qualitative and quantitative analyzes. To decrease hardware cost and improve hardware utilization for real-time performance, a reduction in circuit area is proposed through use of parameter-controlled reconfigurable architecture. The experiment results show that the proposed hardware-oriented contrast enhancement algorithm can provide an average frame rate of 48.23 frames/s at high definition resolution 1920 x 1080.
引用
收藏
页码:4426 / 4437
页数:12
相关论文
共 50 条
  • [41] Hardware-Efficient ASIC Implementation of Eigenvalue based Spectrum Sensor Reconfigurable-Architecture for Cooperative Cognitive-Radio Network
    Chaurasiya, Rohit B.
    Shrestha, Rahul
    [J]. 2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [42] Hardware-efficient quantum principal component analysis for medical image recognition
    Lin, Zidong
    Liu, Hongfeng
    Tang, Kai
    Liu, Yidai
    Che, Liangyu
    Long, Xinyue
    Wang, Xiangyu
    Fan, Yu-ang
    Huang, Keyi
    Yang, Xiaodong
    Xin, Tao
    Nie, Xinfang
    Lu, Dawei
    [J]. FRONTIERS OF PHYSICS, 2024, 19 (05)
  • [43] An Evaluation of Hardware-Efficient Quantum Neural Networks for Image Data Classification
    Nguyen, Tuyen
    Paik, Incheon
    Watanobe, Yutaka
    Thang, Truong Cong
    [J]. ELECTRONICS, 2022, 11 (03)
  • [44] Hardware-Efficient Guided Image Filtering For Multi-Label Problem
    Dai, Longquan
    Yuan, Mengke
    Li, Zechao
    Zhang, Xiaopeng
    Tang, Jinhui
    [J]. 30TH IEEE CONFERENCE ON COMPUTER VISION AND PATTERN RECOGNITION (CVPR 2017), 2017, : 4905 - 4913
  • [45] A Parallel Yet Pipelined Architecture for Efficient Implementation of the Advanced Encryption Standard Algorithm on Reconfigurable Hardware
    Nedjah, Nadia
    Mourelle, Luiza de Macedo
    Wang, Chao
    [J]. INTERNATIONAL JOURNAL OF PARALLEL PROGRAMMING, 2016, 44 (06) : 1102 - 1117
  • [46] An efficient non-linear algorithm for contrast enhancement of infrared image
    Zhang, CJ
    Yang, F
    Wang, XD
    Zhang, HR
    [J]. Proceedings of 2005 International Conference on Machine Learning and Cybernetics, Vols 1-9, 2005, : 4946 - 4951
  • [47] Hardware-efficient and high-speed Integer Motion Estimation Architecture for HEVC
    Vu Nam Dinh
    Hoang Anh Phuong
    Vo Le Cuong
    Nguyen Vu Thang
    [J]. 2016 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS-ASIA (ICCE-ASIA), 2016,
  • [48] Hardware-efficient systolic architecture for inversion and division in GF(2m)
    Guo, JH
    Wang, CL
    [J]. IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1998, 145 (04): : 272 - 278
  • [49] A Parallel Yet Pipelined Architecture for Efficient Implementation of the Advanced Encryption Standard Algorithm on Reconfigurable Hardware
    Nadia Nedjah
    Luiza de Macedo Mourelle
    Chao Wang
    [J]. International Journal of Parallel Programming, 2016, 44 : 1102 - 1117
  • [50] Computationally efficient contrast enhancement algorithm suitable for real-time digital hardware
    Droege, DR
    Forsthoefel, JJ
    Hardie, RC
    [J]. ENHANCED AND SYNTHETIC VISION 2004, 2004, 5424 : 177 - 186