A New Hardware-Efficient Algorithm and Reconfigurable Architecture for Image Contrast Enhancement

被引:25
|
作者
Huang, Shih-Chia [1 ]
Chen, Wen-Chieh [1 ]
机构
[1] Natl Taipei Univ Technol, Dept Elect Engn, Taipei 106, Taiwan
关键词
Image contrast enhancement; reconfigurable architecture; ADAPTIVE GAMMA CORRECTION; HISTOGRAM EQUALIZATION; FACE RECOGNITION; MOTION DETECTION; LCD TVS; SYSTEMS;
D O I
10.1109/TIP.2014.2348869
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Contrast enhancement is crucial when generating high quality images for image processing applications, such as digital image or video photography, liquid crystal display processing, and medical image analysis. In order to achieve real-time performance for high-definition video applications, it is necessary to design efficient contrast enhancement hardware architecture to meet the needs of real-time processing. In this paper, we propose a novel hardware-oriented contrast enhancement algorithm which can be implemented effectively for hardware design. In order to be considered for hardware implementation, approximation techniques are proposed to reduce these complex computations during performance of the contrast enhancement algorithm. The proposed hardware-oriented contrast enhancement algorithm achieves good image quality by measuring the results of qualitative and quantitative analyzes. To decrease hardware cost and improve hardware utilization for real-time performance, a reduction in circuit area is proposed through use of parameter-controlled reconfigurable architecture. The experiment results show that the proposed hardware-oriented contrast enhancement algorithm can provide an average frame rate of 48.23 frames/s at high definition resolution 1920 x 1080.
引用
收藏
页码:4426 / 4437
页数:12
相关论文
共 50 条
  • [31] Hardware-Efficient EVD Processor Architecture in FastICA for Epileptic Seizure Detection
    Shih, Yi-Hsin
    Chen, Tsan-Jieh
    Yang, Chia-Hsiang
    Chiueh, Herming
    [J]. 2012 ASIA-PACIFIC SIGNAL AND INFORMATION PROCESSING ASSOCIATION ANNUAL SUMMIT AND CONFERENCE (APSIPA ASC), 2012,
  • [32] MCFD: A Hardware-Efficient Noniterative Multicue Fusion Demosaicing Algorithm
    Yang, Xiaodong
    Zhou, Wengang
    Li, Houqiang
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2021, 31 (09) : 3575 - 3589
  • [33] An efficient reconfigurable image compression architecture
    Perumal, D. Ulagalandha
    Kumar, S. Arun
    Prasanth, S.
    Kumar, P. Vasantha
    Kannan, M.
    Vaidehi, V.
    [J]. 2007 INTERNATIONAL CONFERENCE OF SIGNAL PROCESSING, COMMUNICATIONS AND NETWORKING, VOLS 1 AND 2, 2006, : 265 - +
  • [34] Hardware-efficient steering matrix computation architecture for MIMO communication systems
    Senning, C.
    Studer, C.
    Luethi, P.
    Fichtner, W.
    [J]. PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 304 - 307
  • [35] A hardware-efficient FIR architecture with input-data and tap folding
    Chen, LH
    Chen, OTC
    [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 544 - 547
  • [36] A Hardware-Efficient Elliptic Curve Cryptographic Architecture over GF (p)
    Cui, Chao
    Zhao, Yun
    Xiao, Yong
    Lin, Weibin
    Xu, Di
    [J]. MATHEMATICAL PROBLEMS IN ENGINEERING, 2021, 2021
  • [37] High-Throughput and Hardware-Efficient Architecture of MQ Arithmetic Coder
    Wang, Rui
    Li, Bo
    Jiang, Hongxu
    Cao, Haiheng
    [J]. 2008 11TH IEEE SINGAPORE INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS (ICCS), VOLS 1-3, 2008, : 783 - 787
  • [38] An optimized architecture for implementing image convolution with reconfigurable hardware
    Vega-Rodriguez, MA
    Sanchez-Perez, JM
    Gomez-Pulido, JA
    [J]. Intelligent Automations and Control: Trends Principles, and Applications, Vol 16, 2004, 16 : 131 - 136
  • [39] Reconfigurable hardware architecture for compact and efficient stochastic neuron
    Nedjah, N
    Mourelle, LD
    [J]. ARTIFICIAL NEURAL NETS PROBLEM SOLVING METHODS, PT II, 2003, 2687 : 17 - 24
  • [40] Hardware-Efficient ASIC Implementation of Eigenvalue based Spectrum Sensor Reconfigurable-Architecture for Cooperative Cognitive-Radio Network
    Chaurasiya, Rohit B.
    Shrestha, Rahul
    [J]. 2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,