A 3D-Layout aware binding algorithm for high-level synthesis of three-dimensional integrated circuits

被引:0
|
作者
Krishnan, Vyas [1 ]
Katkoori, Srinivas [1 ]
机构
[1] Univ S Florida, Dept Comp Sci & Engn, Tampa, FL 33620 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Recent progress in the fabrication of three-dimensional integrated circuits has opened up the possibility of exploiting this technology to alleviate performance and power related issues raised by interconnects in nanometer CMOS. Physical synthesis for three-dimensional integrated is substantially different from traditional planar integrated circuits due to the presence of additional constraints of placing circuit blocks in multiple die. To realize the full potential offered by three-dimensional integrated circuits, high-level synthesis of these circuits must take layout-related issues unique to 3-D technology into account during the synthesis process. We present a 3-D layout aware binding algorithm for high-level synthesis that tightly integrates the synthesis tasks of resource binding, assignment of modules to multiple die, 3-D floorplanning, and inter-die via minimization. Since floorplanning and resource binding are interdependent, the algorithm can significantly outperform traditional high-level synthesis flows that seperate these tasks. Compared to a traditional 3-D layout-unaware binding, experiments show that our approach can improve the total wire-length by 29% on average, while the longest netlength is reduced by 21 %. In addition, the number of through-die via count is reduced by 27%. These optimizations are achieved with no penalty in chip area.
引用
收藏
页码:885 / +
页数:2
相关论文
共 50 条
  • [41] Enabling SOI-based assembly technology for three-dimensional (3D) integrated circuits (ICs)
    Topol, AW
    La Tulipe, DC
    Shi, L
    Alam, SM
    Frank, DJ
    Steen, SE
    Vichiconti, J
    Posillico, D
    Cobb, M
    Medd, S
    Patel, J
    Goma, S
    DiMilia, D
    Robson, MT
    Duch, E
    Farinelli, A
    Wang, C
    Conti, RA
    Canaperi, DA
    Deligianni, L
    Kumar, A
    Kwietniak, KT
    D'Emic, C
    Ott, J
    Young, AM
    Guarini, KW
    Leong, M
    [J]. IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2005, TECHNICAL DIGEST, 2005, : 363 - 366
  • [42] Compact Modelling of Through-Silicon Vias (TSVs) in Three-Dimensional (3-D) Integrated Circuits
    Weerasekera, Roshan
    Grange, Matt
    Pamunuwa, Dinesh
    Tenhunen, Hannu
    Zheng, Li-Rong
    [J]. 2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 322 - +
  • [43] Device-level and module-level three-dimensional integrated circuits created using oblique processing
    Burckel, D. Bruce
    [J]. JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS, 2016, 15 (03):
  • [44] SEU-Aware High-Level Data Path Synthesis and Layout Generation on SRAM-Based FPGAs
    Golshan, Shahin
    Kooti, Hessam
    Bozorgzadeh, Elaheh
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (06) : 829 - 840
  • [45] High-resolution non-destructive three-dimensional imaging of integrated circuits
    Holler, Mirko
    Guizar-Sicairos, Manuel
    Tsai, Esther H. R.
    Dinapoli, Roberto
    Muller, Elisabeth
    Bunk, Oliver
    Raabe, Jorg
    Aeppli, Gabriel
    [J]. NATURE, 2017, 543 (7645) : 402 - +
  • [46] High-resolution non-destructive three-dimensional imaging of integrated circuits
    Mirko Holler
    Manuel Guizar-Sicairos
    Esther H. R. Tsai
    Roberto Dinapoli
    Elisabeth Müller
    Oliver Bunk
    Jörg Raabe
    Gabriel Aeppli
    [J]. Nature, 2017, 543 : 402 - 406
  • [47] Hybrid Three-Dimensional Integrated Circuits: A Viable Solution for High Efficiency Neuromorphic Computing
    Ehsan, M. Amimul
    Zhou, Zhen
    Yi, Yang
    [J]. 2017 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2017,
  • [48] Reduction of signal reflection in high-frequency three-dimensional (3D) integration circuits
    Liu, Xiaoxian
    Zhu, Zhangming
    Yang, Yintang
    Wang, Fengjuan
    Ding, Ruixue
    [J]. IEICE ELECTRONICS EXPRESS, 2013, 10 (14):
  • [49] A Floorplan-Aware High-level Synthesis Algorithm for Multiplexer Reduction Targeting FPGA Designs
    Fujiwara, Koichi
    Abe, Shinya
    Kawamura, Kazushi
    Yanagisawa, Masao
    Togawa, Nozomu
    [J]. 2014 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2014, : 244 - 247
  • [50] Determination of temperature distribution in three-dimensional integrated circuits (3D ICs) with unequally-sized die
    Choobineh, Leila
    Jain, Ankur
    [J]. APPLIED THERMAL ENGINEERING, 2013, 56 (1-2) : 176 - 184