Energy Optimization in 3D Networks-on-Chip through Dynamic Voltage Scaling technique

被引:0
|
作者
Momeni, M. [1 ]
Shahhoseini, H. S. [1 ]
机构
[1] Iran Univ Sci & Technol, Elect Engn Sch, Tehran, Iran
关键词
Networks-On-Chip; Approximate; Dynamic Voltage Scaling; 3D NoC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Networks-on-Chips (NoCs) consume the large fraction of the whole system energy budget. Three-dimensional NoCs overcome the communication demands as a viable architecture in many-core systems, outperform 2D NoCs in terms of area, latency, performance and scalability, however, 3D NoCs consume high power even more than 2D NoCs. Using the voltage scaling technique in routers and links can significantly improve energy saving. Unfortunately, voltage level reduction compromises the latency and the communication reliability. As emerging applications can tolerate inaccuracy in the output and due to the latency reduction in 3D NoCs, Dynamic Voltage Scaling (DVS) technique is applied to the links and routers of 3D NoC in facing with error tolerance communications. Therefore, energy efficiency and the performance are significantly improved in 3D NoC while outputs are within an acceptable variance. Simulation results indicate that the described method improves on average the energy efficiency 27% across different PARSEC benchmarks.
引用
收藏
页码:1686 / 1689
页数:4
相关论文
共 50 条
  • [31] 3D DynNetVis - A 3D Visualization Technique for Dynamic Networks
    Goehnert, Tilman
    Ziebarth, Sabrina
    Detjen, Henrik
    Hecking, Tobias
    Hoppe, H. Ulrich
    [J]. PROCEEDINGS OF THE 2015 IEEE/ACM INTERNATIONAL CONFERENCE ON ADVANCES IN SOCIAL NETWORKS ANALYSIS AND MINING (ASONAM 2015), 2015, : 737 - 740
  • [32] Mobile Networks-on-Chip Mapping Algorithms for Optimization of Latency and Energy Consumption
    Arvind Kumar
    Vivek Kumar Sehgal
    Gaurav Dhiman
    S. Vimal
    Ashutosh Sharma
    Sangoh Park
    [J]. Mobile Networks and Applications, 2022, 27 : 637 - 651
  • [33] A Runtime Optimization Selection Framework to Realize Energy Efficient Networks-on-Chip
    He, Yuan
    Kondo, Masaaki
    Nakada, Takashi
    Sasaki, Hiroshi
    Miwa, Shinobu
    Nakamura, Hiroshi
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2016, E99D (12): : 2881 - 2890
  • [34] Combining Fault Tolerance and Serialization Effort to Improve Yield in 3D Networks-on-Chip
    Kologeski, Anelise
    Concatto, Caroline
    Matos, Debora
    Grehs, Daniel
    Motta, Tiago
    Almeida, Felipe
    Kastensmidt, Fernanda Lima
    Susin, Altamiro
    Reis, Ricardo
    [J]. 2013 IEEE 20TH INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2013, : 125 - 128
  • [35] PLATON: A Force-Directed Placement Algorithm for 3D Optical Networks-on-Chip
    von Beuningen, Anja
    Schlichtmann, Ulf
    [J]. PROCEEDINGS OF THE 2016 INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN (ISPD'16), 2016, : 27 - 34
  • [36] Floorplan Based Performance Evaluation of 3D Variants of Mesh and BFT Networks-on-Chip
    Halavar, Bheemappa
    Talawar, Basavaraj
    [J]. 2018 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATIONS (SPCOM 2018), 2018, : 282 - 286
  • [37] Adaptive Multicast Routing Method for 3D Mesh-based Networks-on-Chip
    Bahrebar, Poona
    Jalalvand, Azarakhsh
    Stroobandt, Dirk
    [J]. 2014 27TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2014, : 70 - 75
  • [38] Thermal Optimization in Network-on-Chip-Based 3D Chip Multiprocessors Using Dynamic Programming Networks
    Dahir, Nizar
    Al-Dujaily, Ra'ed
    Mak, Terrence
    Yakovlev, Alex
    [J]. ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2014, 13
  • [39] AdEle plus : An Adaptive Congestion-and-Energy-Aware Elevator Selection for Partially Connected 3D Networks-on-Chip
    Taheri, Ebadollah
    Kim, Ryan Gary
    Nikdast, Mahdi
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2023, 72 (08) : 2278 - 2292
  • [40] Physical synthesis of energy-efficient networks-on-chip through topology exploration and wire style optimization
    Hu, YF
    Chen, HY
    Zhu, Y
    Chien, AA
    Cheng, CK
    [J]. 2005 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2005, : 111 - 118