Measurement and modeling of on-chip transmission line effects in a 400 MHz microprocessor

被引:28
|
作者
Restle, PJ [1 ]
Jenkins, KA [1 ]
Deutsch, A [1 ]
Cook, PW [1 ]
机构
[1] IBM Corp, Div Res, TJ Watson Res Ctr, Yorktown Heights, NY 10598 USA
关键词
clock distribution; clock distribution networks; clock trees; e-beam probing; electron-beam probing; high-speed measurement; inductance; microprocessor chip; transmission lines; VLSI circuits;
D O I
10.1109/4.663576
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
On-chip interconnect delays are becoming an increasingly important factor for high-performance microprocessors. Consequently, critical on-chip wiring must be carefully optimized to reduce and control interconnect delays, and accurate interconnect modeling has become more important. This paper shows the importance of including transmission line effects in interconnect modeling of the on-chip clock distribution of a 400 MHz CMOS microprocessor. Measurements of clock waveforms on the microprocessor showing 30 ps skew were made using an electron beam prober. Waveforms from a test chip are also shown to demonstrate the importance of transmission line effects.
引用
收藏
页码:662 / 665
页数:4
相关论文
共 50 条
  • [21] Computing the Transmission Line Parameters of an On-chip Multiconductor Digital Bus
    Yordanov, Hristomir
    Russer, Peter
    TIME DOMAIN METHODS IN ELECTRODYNAMICS: A TRIBUTE TO WOLFGANG J.R. HOEFER, 2008, 121 : 69 - 78
  • [22] 4 Gbps on-chip interconnection using differential transmission line
    Ito, Hiroyuki
    Sugita, Hideyuki
    Okada, Kenichi
    Masu, Kazuya
    2005 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 417 - 420
  • [23] ON LINE MICROPROCESSOR BASED RELAYING SCHEME FOR EHV/UHV TRANSMISSION-LINE - AN EXISTING 400 KV LINE
    ISLAM, KK
    BOSE, SK
    SINGH, LP
    ELECTRIC MACHINES AND POWER SYSTEMS, 1987, 12 (4-5): : 313 - 324
  • [24] On-chip interconnect-aware design and modeling methodology, based on high bandwidth transmission line devices
    Goren, D
    Zelikson, M
    Gordin, R
    Wagner, IA
    Barger, A
    Amir, A
    Livshitz, B
    Sherman, A
    Tretiakov, Y
    Groves, R
    Park, J
    Jordan, D
    Strang, S
    Singh, R
    Dickey, C
    Harame, D
    40TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2003, 2003, : 724 - 727
  • [25] Radiation Effects of On-Chip Transmission Lines on Devices Lying in a Same Chip
    Bai, Yuxin
    Wang, Yiying
    Yu, Xinhua
    Proceedings - 2023 Cross Strait Radio Science and Wireless Technology Conference, CSRSWTC 2023, 2023,
  • [26] 250-MHz 5-W PowerPC microprocessor with on-chip L2 cache controller
    Somerset Design Cent, Austin, United States
    IEEE J Solid State Circuits, 11 (1635-1649):
  • [27] Modeling of On-Chip Wireless Power Transmission System (Invited Paper)
    Raju, Salahuddin
    Prawoto, Clarissa C.
    Chan, Mansun
    Yue, C. Patrick
    2015 IEEE INTERNATIONAL WIRELESS SYMPOSIUM (IWS 2015), 2015,
  • [28] A 250-MHz 5-W PowerPC microprocessor with on-chip L2 cache controller
    Gerosa, G
    Alexander, M
    Alvarez, J
    Croxton, C
    DAddeo, M
    Kennedy, AR
    Nicoletta, C
    Nissen, JP
    Philip, R
    Reed, P
    Sanchez, H
    Taylor, SA
    Burgess, B
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (11) : 1635 - 1649
  • [29] A 250MHz 5W RISC microprocessor with on-chip L2 cache controller
    Reed, P
    Alexander, M
    Alvarez, J
    Brauer, M
    Chao, CC
    Croxton, C
    Eisen, L
    Le, T
    Ngo, T
    Nicoletta, C
    Sanchez, H
    Taylor, S
    Vanderschaaf, N
    Gerosa, G
    1997 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - DIGEST OF TECHNICAL PAPERS, 1997, 40 : 412 - 413
  • [30] Comparative Analysis of On-Chip Transmission Line De-Embedding Techniques
    Amakawa, S.
    Katayama, K.
    Takano, K.
    Yoshida, T.
    Fujishima, M.
    2015 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2015, : 91 - 93