A system-on-a-chip for audio encoding

被引:2
|
作者
Bower, J [1 ]
机构
[1] Univ London Imperial Coll Sci & Technol, Dept Comp, London SW7 2AZ, England
关键词
D O I
10.1109/ISSOC.2004.1411173
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This project covers the development of a self-contained 'System-on-a-Chip' (SoC) design which allows the lossy compression of digital audio data. Primarily this is achieved by the creation of a general purpose extensible SoC framework based around an off-the-shelf Central Processing Unit (CPU) core. The framework allows extension of the CPU by adding custom instructions and data processors which are supported by a collection of customisable fractional arithmetic units. The goal of this design is to allow easy and rapid exploration of the hardware design space when running and accelerating the open-source 'Ogg Vorbis' audio encoding algorithm. By creating custom acceleration hardware using the framework, a speed increase of around 33% compared to an unmodified refence encoder is achieved in an FPGA prototype implementation. This project is the only work we are aware of so far that considers the use of 'Ogg Vorbis' for encoding in an embedded system.
引用
收藏
页码:149 / 155
页数:3
相关论文
共 50 条
  • [41] Field-programmable system-on-a-chip
    Ismail, M
    Tan, N
    [J]. IEEE CIRCUITS & DEVICES, 2000, 16 (02): : 9 - 10
  • [42] AUTOMATIC DEBUGGING OF SYSTEM-ON-A-CHIP DESIGNS
    Rogin, Frank
    Drechsler, Rolf
    Ruelke, Steffen
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 333 - +
  • [43] Trend and Challenge on System-on-a-Chip Designs
    Yen-Kuang Chen
    S. Y. Kung
    [J]. Journal of Signal Processing Systems, 2008, 53 : 217 - 229
  • [44] System-on-a-chip design for modern communications
    Chou, EY
    Sheu, B
    [J]. IEEE CIRCUITS & DEVICES, 2001, 17 (06): : 12 - 17
  • [45] Blue Gene/L, a System-On-A-Chip
    Almasi, G
    Almasi, GS
    Beece, D
    Bellofatto, R
    Bhanot, G
    Bickford, R
    Blumrich, M
    Bright, AA
    Brunheroto, J
    Cascaval, C
    Castaños, J
    Ceze, L
    Coteus, P
    Chatterjee, S
    Chen, D
    Chiu, G
    Cipolla, TM
    Crumley, P
    Deutsch, A
    Dombrowa, MB
    Donath, W
    Eleftheriou, M
    Fitch, B
    Gagliano, J
    Gara, A
    Germain, R
    Giampapa, ME
    Gupta, M
    Gustavson, F
    Hall, S
    Haring, RA
    Heidel, D
    Heidelberger, P
    Herger, LM
    Hoenicke, D
    Jamal-Eddine, T
    Kopcsay, G
    Lanzetta, AP
    Lieber, D
    Lu, M
    Mendell, M
    Mok, L
    Moreira, J
    Nathanson, BJ
    Newton, M
    Ohmacht, M
    Rand, R
    Regan, R
    Sahoo, R
    Sanomiya, A
    [J]. 2002 IEEE INTERNATIONAL CONFERENCE ON CLUSTER COMPUTING, PROCEEDINGS, 2002, : 349 - 350
  • [46] Integrating a Virtual Machine on a system-on-a-chip
    Sitnikovski, Boro
    Stojcevska, Biljana
    [J]. 2022 57TH INTERNATIONAL SCIENTIFIC CONFERENCE ON INFORMATION, COMMUNICATION AND ENERGY SYSTEMS AND TECHNOLOGIES (ICEST), 2022, : 173 - 174
  • [47] Communications system-on-a-chip: Opportunity and challenges
    Kelly, JE
    [J]. 13TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2000, : XIX - XIX
  • [48] Trend and challenge on system-on-a-chip designs
    Chen, Yen-Kuang
    Kung, S. Y.
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 53 (1-2): : 217 - 229
  • [49] Verification methodology for a complex System-on-a-Chip
    Higashi, A
    Tamaki, K
    Sasaki, T
    [J]. FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 2000, 36 (01): : 24 - 30
  • [50] Camera system-on-a-chip design with undergraduates
    Olson, B. H.
    [J]. 2007 OCEANS, VOLS 1-5, 2007, : 1787 - 1789