A capacitance-compensation technique for improved linearity in CMOS class-AB power amplifiers

被引:128
|
作者
Wang, CZ [1 ]
Vaidyanatban, M [1 ]
Larson, LE [1 ]
机构
[1] Univ Calif San Diego, Dept Elect & Comp Engn, Ctr Wireless Commun, La Jolla, CA 92093 USA
关键词
adjacent-channel power ratio (ACPR); class-AB power amplifiers; CMOS; intermodulation distortion; linearity; radio-frequency (PF) circuits; Volterra series; WCDMA;
D O I
10.1109/JSSC.2004.835834
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A nonlinear capacitance-compensation technique is developed to help improve the linearity of CMOS class-AB power amplifiers. The method involves placing a PMOS device alongside the NMOS device that works as the amplifying unit, such that the overall capacitance seen at the amplifier input is a constant, thus improving linearity. The technique is developed with the help of computer simulations and Volterra analysis. A prototype two-stage amplifier employing the scheme is fabricated using a 0.5-mum CMOS process, and the measurements show that an improvement of approximately 8 dB in both two-tone intermodulation distortion (IM3) and adjacent-channel leakage power (ACP1) is obtained for a wide range of output power. The linearized amplifier exhibits an ACP1 of -35 dBc at the designed output power of 24 dBm, with a power-added efficiency of 29% and a gain of 23.9 dB, demonstrating the potential utility of the design approach for 3GPP WCDMA applications.
引用
收藏
页码:1927 / 1937
页数:11
相关论文
共 50 条
  • [21] Low Power Output-Capacitorless Class-AB CMOS LDO Regulator
    Shirmohammadli, Vahideh
    Saberkari, Alireza
    Martinez-Garcia, Herminio
    Alarcon-Cot, Eduard
    [J]. 2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 2627 - 2630
  • [22] A predistortion linearizer using envelope-feedback technique with simplified carrier cancellation scheme for class-A and class-AB power amplifiers
    Park, HM
    Baek, DH
    Jeon, KI
    Hong, SC
    [J]. IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2000, 48 (06) : 898 - 904
  • [23] CMOS class-AB voltage-mode multiplier
    Boonchu, B
    Surakampontom, W
    [J]. International Symposium on Communications and Information Technologies 2005, Vols 1 and 2, Proceedings, 2005, : 1489 - 1492
  • [24] Dynamic gate bias technique for improved linearity of GaNHFET power amplifiers
    Conway, AM
    Yu, Z
    Asbeck, PM
    Micovic, M
    Moon, J
    [J]. 2005 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM, VOLS 1-4, 2005, : 499 - 502
  • [25] Electronically tunable CMOS class-AB output stage
    Vlassis, S.
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 70 (03) : 455 - 459
  • [26] Electronically tunable CMOS class-AB output stage
    S. Vlassis
    [J]. Analog Integrated Circuits and Signal Processing, 2012, 70 : 455 - 459
  • [27] A CMOS Micro-power, Class-AB "Flipped" Voltage Follower using the quasi floating-gate technique
    Ocampo-Hidalgo, J. J.
    Vazquez-Alvarez, I.
    Sandoval-Perez, S.
    Garcia-Lozano, R. Z.
    Gurrola, M. A.
    Molinar-Solis, J. E.
    [J]. INGENIERIA E INVESTIGACION, 2017, 37 (02): : 82 - 88
  • [28] Compact power-efficient class-AB CMOS exponential voltage to voltage converter
    De La Cruz-Blas, CA
    López-Martín, AJ
    Ramirez-Angulo, J
    [J]. ELECTRONICS LETTERS, 2006, 42 (03) : 127 - 128
  • [29] 5.25-GHz CMOS cascode class-AB power amplifier for wireless communication
    Tu, S. H. -L.
    Chen, S. C. -H.
    [J]. EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 421 - +
  • [30] Low-Power Class-AB CMOS OTA with High Slew-Rate
    Kim, Ah-Reum
    Kim, Hyoung-Rae
    Park, Yoon-Suk
    Choi, Yoon-Kyung
    Kong, Bai-Sun
    [J]. 2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 313 - +