3D Stacking By Hybrid Bonding with Low Temperature Solder

被引:5
|
作者
Myo, Paing [1 ]
Chong, Ser Choong [1 ]
Xie, Ling [1 ]
Ho, Soon Wee [1 ]
Toh, Wai Hong See [1 ]
Chai, Tai Chong [1 ]
机构
[1] ASTAR, Inst Microelect, 11 Sci Pk Rd,Singapore Sci Pk 2, Singapore 117685, Singapore
关键词
TECHNOLOGY;
D O I
10.1109/EPTC.2010.5702641
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three dimensional (3D) IC integration technologies have become essential as the market demands for product with low power consumption, multi functions, smaller size and faster response have been increasing. 3D stacking with conventional high melting temperature solders such as SnAg and Sn may induce high thermal stress to the package. In this paper, chip to chip 3D stacking using no flow underfill material and low temperature solder is demonstrated. The stacking of 100 mu m thin chips with 7mmx7mm size onto 350 mu m thin substrate with 10mmx10mm size at 100 mu m bump pitch was developed. Indium base solder was used to allow low temperature (< 200 degrees C) integration. Two types of underfill material were evaluated in terms of their shear strength and interfacial quality through C-SAM results before and after reliability test. Optimization of dispensing process parameters has been performed. The effect of bonding process parameters such as temperature, force and time on bonding strength has been analyzed by design of experiment (DOE) study and optimal bonding condition has been achieved. Quality of solder joints was assessed in terms of shear strength, microstructure and compositional observations of by means of X-Ray inspection, destructive shear test, cross-section analysis and scanning electron microscope (SEM).
引用
收藏
页码:246 / 250
页数:5
相关论文
共 50 条
  • [21] Low Temperature Hybrid Bonding for Die to Wafer Stacking Applications
    Gao, Guilian
    Mirkarimi, Laura
    Fountain, Gill
    Suwito, Dominik
    Theil, Jeremy
    Workman, Thomas
    Uzoh, Cyprian
    Guevara, Gabe
    Lee, Bongsub
    Huyhn, Michael
    Mrozek, Pawel
    IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 383 - 389
  • [22] Low Temperature Bonding with Thin Wafers for 3D Integration
    Matthias, T.
    Kim, B.
    Kettner, P.
    Wimplinger, M.
    Lindner, P.
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2011 (CSTIC 2011), 2011, 34 (01): : 1023 - 1028
  • [23] Investigation of Low Temperature Cu/In Bonding in 3D Integration
    Hsieh, Yu-Sheng
    Shen, Ting-Ting
    Chien, Yu-San
    Chen, Kuan-Neng
    Shinozaki, Yuko
    Kawasaki, Naohiko
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 383 - 386
  • [24] Process Development of 10μm Pitch Cu-Cu Low Temperature Bonding for 3D IC stacking
    Xie, Ling
    Wickramanayaka, Sunil
    Li, Hongyu
    Jung, Boo Yang
    Aw, Jie Li
    Chong, Ser Choong
    PROCEEDINGS OF THE 2013 IEEE 15TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2013), 2013, : 493 - 497
  • [25] Hybrid Bonding for 3D Integration
    Fujino M.
    Journal of Japan Institute of Electronics Packaging, 2023, 26 (04) : 374 - 379
  • [26] Development of Fine Pitch Solder Microbumps for 3D Chip Stacking
    Yu, Aibin
    Kumar, Aditya
    Ho, Soon Wee
    Yin, Hnin Wai
    Lau, John H.
    Houe, Khong Chee
    Siang, Sharon Lim Pei
    Zhang, Xiaowu
    Yu, Da-Quan
    Su, Nandar
    Bi-Rong, Michelle Chew
    Ching, Jong Ming
    Chun, Tan Teck
    Kripesh, Vaidyanathan
    Lee, Charles
    Huang, Jun Pin
    Chiang, James
    Chen, Scott
    Chiu, Chi-Hsin
    Chan, Chang-Yueh
    Chang, Chin-Huang
    Huang, Chih-Ming
    Hsiao, Cheng-Hsu
    EPTC: 2008 10TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1-3, 2008, : 387 - +
  • [27] Surface Passivation of Cu for Low Temperature 3D Wafer Bonding
    Lim, D. F.
    Wei, J.
    Leong, K. C.
    Tan, C. S.
    ECS SOLID STATE LETTERS, 2012, 1 (01) : P11 - P14
  • [28] Low temperature copper-nanorod bonding for 3D integration
    Wang, Pei-, I
    Karabacak, Tansel
    Yu, Jian
    Li, Hui-Fen
    Pethuraja, Gopal G.
    Lee, Sang Hwui
    Liu, Michael Z.
    Lu, J. -Q.
    Lu, T. -M.
    ENABLING TECHNOLOGIES FOR 3-D INTEGRATION, 2007, 970 : 225 - +
  • [29] Low temperature metal bonding for 3D and power device packaging
    Di Cioccio, L.
    Beilliard, Y.
    Mermoz, S.
    Estevez, R.
    Coudrain, P.
    Moreau, S.
    Widiez, J.
    2014 4TH IEEE INTERNATIONAL WORKSHOP ON LOW TEMPERATURE BONDING FOR 3D INTEGRATION (LTB-3D), 2014, : 59 - 59
  • [30] Low Temperature (&lt;180 °C) Bonding for 3D Integration
    Huang, Yan-Pin
    Tzeng, Ruoh-Ning
    Chien, Yu-San
    Shy, Ming-Shaw
    Lin, Teu-Hua
    Chen, Kou-Hua
    Chuang, Ching-Te
    Hwang, Wei
    Chiu, Chi-Tsung
    Tong, Ho-Ming
    Chen, Kuan-Neng
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,