Performance of Multigate Single Electron Transistor in Wide Temperature Range and 22 nm Hybrid Technology

被引:4
|
作者
Jana, Biswabandhu [1 ]
Jana, Anindya [1 ]
Sing, Jamuna Kanta [2 ]
Sarkar, Subir Kumar [1 ]
机构
[1] Jadavpur Univ, Dept Elect & Telecommun Engn, Kolkata 700032, India
[2] Jadavpur Univ, Dept Comp Sci & Engn, Kolkata 700032, India
关键词
SET; Thermionic Emission; Room Temperature; 22; nm; TCAD; SIMON; CIRCUITS; DEVICES;
D O I
10.1166/jno.2014.1595
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper reflects the performance improvement of single electron transistor considering multiple gates by solving master equation. We get the electrical characteristics using SIMON simulator at room temperature and show the thermionic contribution to the direct tunneling current at high temperature. To co integrate the SET logic with CMOS technology we have used the 22 nm node simulation tools. Simulation results show a good agreement. Finally, comparison of circuit's power consumption and delay analysis has been carried out between Hybrid MGSET-MOS and conventional technology. All the simulation is done in room temperature via 22-nm BSIM4 predictive model to realize the robustness and novelty of our presented model.
引用
收藏
页码:357 / 362
页数:6
相关论文
共 50 条
  • [1] Hybrid Single Electron Transistor Based Octal to Binary Encoder in 22 Nanometer Technology
    Mukherjee, Sudipta
    Jana, Biswabandhu
    Jana, Anindya
    Sing, Jamuna Kanta
    Sarkar, Subir Kumar
    2014 INTERNATIONAL CONFERENCE ON CONTROL, INSTRUMENTATION, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICCICCT), 2014, : 26 - 30
  • [2] Characteristics of 22 nm UTBB-FDSOI technology with an ultra-wide temperature range
    Wang, Hanbin
    Bi, Jinshun
    Bu, Jianhui
    Liu, Hainan
    Zhao, Fazhan
    Cao, Huajun
    Ai, Chao
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2022, 37 (10)
  • [3] Hybrid Single Electron Transistor Based Low Power Consuming Odd Parity Generator and Parity Checker Circuit in 22 nm Technology
    Mukherjee, Sudipta
    Jana, Anindya
    Sarkar, Subir Kumar
    COMPUTATIONAL INTELLIGENCE IN DATA MINING, VOL 1, 2015, 31 : 541 - 548
  • [4] Multigate Ferroelectric Transistor Design Toward 3-nm Technology Node
    Choe, Gihun
    Yu, Shimeng
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (11) : 5908 - 5911
  • [5] Single-electron transistors with wide operating temperature range
    Dubuc, C.
    Beauvais, J.
    Drouin, D.
    APPLIED PHYSICS LETTERS, 2007, 90 (11)
  • [6] A 8-bit parity code generator based on multigate single electron transistor
    Wu, Gang
    Cai, Li
    Kang, Qiang
    Wang, Sen
    Li, Qin
    2008 3RD IEEE INTERNATIONAL CONFERENCE ON NANO/MICRO ENGINEERED AND MOLECULAR SYSTEMS, VOLS 1-3, 2008, : 183 - 186
  • [7] Assessment of Transistor Aging Models in a 28nm CMOS Technology at a Wide Range of Stress Conditions
    Sangani, D.
    Diaz-Fortuny, J.
    Bury, E.
    Kaczer, B.
    Gielen, G.
    2022 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP, IIRW, 2022,
  • [8] Design And Implementation Of Four Bit Arithmetic And Logic Unit Using Hybrid Single Electron Transistor And Mosfet At 120nm Technology
    Raut, Vaishali
    Dakhole, P. K.
    2015 INTERNATIONAL CONFERENCE ON PERVASIVE COMPUTING (ICPC), 2015,
  • [9] Design and Implementation of Hybrid Multiple Valued Logic Error Detector using Single Electron Transistor and CMOS at 120nm Technology
    Raut, Vaishali P.
    Dakhole, P. K.
    INTERNATIONAL CONFERENCE ON MATERIALS, ALLOYS AND EXPERIMENTAL MECHANICS (ICMAEM-2017), 2017, 225
  • [10] A Wide Temperature Range Voltage Bandgap Reference Generator in 32nm CMOS Technology
    Singh, Anjani Kumar
    Pal, Pratosh Kumar
    Pattanaik, Manisha
    2015 GLOBAL CONFERENCE ON COMMUNICATION TECHNOLOGIES (GCCT), 2015, : 688 - 691