Cryogenic inductively coupled plasma etching for fabrication of tapered through-silicon vias

被引:21
|
作者
Kamto, A. [1 ]
Divan, R. [2 ]
Sumant, A. V. [2 ]
Burkett, S. L. [1 ]
机构
[1] Univ Alabama, Dept Elect & Comp Engn, Tuscaloosa, AL 35487 USA
[2] Argonne Natl Lab, Ctr Nanoscale Mat, Argonne, IL 60439 USA
来源
关键词
HIGH-DENSITY PLASMAS; 3-DIMENSIONAL INTEGRATION; PROFILE CONTROL; THIN-FILMS; DEEP HOLES; TEMPERATURE; SI; SF6/O-2; MECHANISMS; TRENCHES;
D O I
10.1116/1.3281005
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
Vertical interconnects pose an interesting method for heterogeneous integration of electronic technologies allowing three-dimensional (3D) stacking of microelectromechanical systems devices and integrated circuit components. The vertical interconnects, referred to as through-silicon vias, begin with the formation of blind vias in silicon that are eventually exposed by mechanically lapping and polishing the wafer back side. Inductively coupled plasma (ICP) etching using SF(6)/O(2) gas chemistry at cryogenic temperatures has been investigated as a way to form vias with a tapered sidewall. The point in creating a controlled taper is so that subsequent thin films can be deposited along the sloped sidewall that line the via with insulation, barrier, and seed films. This tapering is necessary if the via lining processes do not provide adequate conformal coverage, a common problem for conventional low temperature deposition processes. In our process for lining the via sidewall, plasma enhanced chemical vapor deposited silicon dioxide is used to insulate vias from the surrounding silicon. Both Ti and Cu are sputter deposited and provide protection from copper migration and a seed film for Cu electrodeposition, respectively. After etching and lining, the vias are filled by reverse pulse plating of Cu. Vias are 20-25 mu m in diameter and etched using different masking materials. The effect of changing gas flow rates, chamber pressure, ICP power, and substrate temperature on etch rate, via profile, and sidewall morphology will be presented. These parameters are critical in the optimization of an etch process for vias of specific dimensions to be used in 3D integration. (C) 2010 American Vacuum Society [DOI: 10.1116/1.3281005]
引用
收藏
页码:719 / 725
页数:7
相关论文
共 50 条
  • [1] Inductively coupled plasma etching of tapered via in silicon for MEMS integration
    Ren, Zhong
    McNie, Mark E.
    [J]. MICROELECTRONIC ENGINEERING, 2015, 141 : 261 - 266
  • [2] Etching through silicon wafer in inductively coupled plasma
    Franssila, S
    Kiihamäki, J
    Karttunen, J
    [J]. MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2000, 6 (04): : 141 - 144
  • [3] Etching through silicon wafer in inductively coupled plasma
    S. Franssila
    J. Kiihamäki
    J. Karttunen
    [J]. Microsystem Technologies, 2000, 6 : 141 - 144
  • [4] Fabrication, electrical characterization and reliability study of partially electroplated tapered copper through-silicon vias
    Dixit, Pradeep
    Viljanen, Heikki
    Salonen, Jaakko
    Suni, Tommi
    Molarius, Jyrki
    Monnoyer, Philippe
    [J]. 2013 8TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2013, : 190 - 193
  • [5] Materials aspects to consider in the fabrication of through-silicon vias
    Burkett, S.
    Schaper, L.
    Rowbotham, T.
    Patel, J.
    Lam, T.
    Abhulimen, I. U.
    Boyt, D. D.
    Gordon, M.
    Cai, L.
    [J]. ENABLING TECHNOLOGIES FOR 3-D INTEGRATION, 2007, 970 : 261 - +
  • [6] Chip Warpage Induced by Tapered Through-Silicon Vias: A Numerical Analysis
    Dou, J.
    Shen, Y-L.
    [J]. IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2015, 15 (04) : 629 - 632
  • [7] Closed-Form Expressions for the Capacitance of Tapered Through-Silicon Vias
    Su, Jinrong
    Zhang, Wenmei
    [J]. 2015 IEEE MTT-S INTERNATIONAL MICROWAVE WORKSHOP SERIES ON ADVANCED MATERIALS AND PROCESSES FOR RF AND THZ APPLICATIONS (IMWS-AMP), 2015, : 369 - 372
  • [8] Effect of Process Gases on Fabricating Tapered Through-Silicon vias by Continuous SF6/O2/Ar Plasma Etching
    Dixit, Pradeep
    Vahanen, Sami
    Salonen, Jaakko
    Monnoyer, Philippe
    [J]. ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2012, 1 (03) : P107 - P116
  • [9] Silicon nitride nanotemplate fabrication using inductively coupled plasma etching process
    Ayari-Kanoun, Asma
    Jaouad, Abdelatif
    Souifi, Abdelkader
    Drouin, Dominique
    Beauvais, Jacques
    [J]. JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2011, 29 (05):
  • [10] Fabrication and characterization of robust through-silicon vias for silicon-carrier applications
    Andry, P. S.
    Tsang, C. K.
    Webb, B. C.
    Sprogis, E. J.
    Wright, S. L.
    Dang, B.
    Manzer, D. G.
    [J]. IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2008, 52 (06) : 571 - 581