Design technique for regulated cascode transimpedance amplifier using Gm/ID methodology

被引:10
|
作者
Elbadry, Motaz M. [1 ]
Makkey, Mostafa Y. [1 ]
Abdelgawad, Mohamed [1 ]
Atef, Mohamed [1 ]
机构
[1] Assiut Univ, Elect Engn Dept, Assiut, Egypt
来源
MICROELECTRONICS JOURNAL | 2020年 / 95卷
关键词
Transimpedance amplifier; Optical receivers; Regulated cascode; g(m)/I-D methodology; BANDWIDTH ENHANCEMENT;
D O I
10.1016/j.mejo.2019.104676
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an approach using g(m)/I-D methodology for the design of the regulated cascode circuit (RGC) transimpedance amplifier (TIA) for optical receivers. The framework uses lookup tables produced using the g(m)/I-D methodology to define the sizing of the transistors needed to reach the required specifications. The presented framework has the advantage of setting limits on the design space using intuitive equations derived from the circuit analyses. This gives insight into the effect of changing the value of different circuit parameters on the resulting design performance while decreasing the calculation time to reach the desired design. The proposed method can reach the required specifications with the flexibility to minimize the DC power consumption or the total input referred noise. The framework is implemented in a 130 nm CMOS process with a 1.5 V supply voltage producing two different designs. Both designs met the required specifications while optimizing power consumption or noise and were validated using simulations. The results obtained are discussed and compared against other similar designs from the state-of-the-art.
引用
收藏
页数:8
相关论文
共 50 条
  • [41] Fully Differential, 40 Gb/s Regulated Cascode Transimpedance Amplifier in 0.13 μm SiGe BiCMOS Technology
    Amid, S. Bashiri
    Plett, C.
    Schvan, P.
    2010 IEEE BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING (BCTM), 2010, : 33 - 36
  • [42] Systematic approach for IG-FinFET amplifier design using gm/Id method
    Alireza Hassanzadeh
    Sajad Hadidi
    Analog Integrated Circuits and Signal Processing, 2021, 109 : 379 - 385
  • [43] Systematic approach for IG-FinFET amplifier design using gm/Id method
    Hassanzadeh, Alireza
    Hadidi, Sajad
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 109 (02) : 379 - 385
  • [44] Design of a 40 GHz low noise amplifier using multigate technique for cascode devices
    Rana Azhar Shaheen
    Timo Rahkonen
    Aarno Pärssinen
    Analog Integrated Circuits and Signal Processing, 2020, 105 : 347 - 357
  • [45] Design of a 40 GHz low noise amplifier using multigate technique for cascode devices
    Shaheen, Rana Azhar
    Rahkonen, Timo
    Parssinen, Aarno
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 105 (03) : 347 - 357
  • [46] A Low-Power 26-GHz Transformer-Based Regulated Cascode SiGe BiCMOS Transimpedance Amplifier
    Li, Cheng
    Palermo, Samuel
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (05) : 1264 - 1275
  • [47] Design Optimization of High-Speed and Low-Power Operational Transconductance Amplifier Using gm/ID Lookup Table Methodology
    Konishi, Takayuki
    Inazu, Kenji
    Lee, Jun Gyu
    Natsui, Masanori
    Masui, Shoichi
    Murmann, Boris
    IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (03): : 334 - 345
  • [48] Inverter based OTA Design Using gm/ID Transistor Sizing Technique
    Atasoyu, Mesut
    29TH IEEE CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATIONS APPLICATIONS (SIU 2021), 2021,
  • [49] Burst-Mode CMOS Transimpedance Amplifier Based on a Regulated-Cascode Circuit with Gain-Mode Switching
    Kojima, Takuya
    Kunieda, Mamoru
    Nakamura, Makoto
    Ito, Daisuke
    Kishine, Keiji
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2019, E102A (06) : 845 - 848
  • [50] A Design Procedure for Sizing Comparators in Active Rectifiers using gm/ID Technique
    Ballo, Andrea
    Grasso, Alfio Dario
    Privitera, Marco
    2022 35TH SBC/SBMICRO/IEEE/ACM SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2022), 2022,