Area optimizations for dual-rail circuits using relative-timing analysis

被引:0
|
作者
Chelcea, Tiberiu [1 ]
Venkataramani, Girish [1 ]
Goldstein, Seth C. [1 ]
机构
[1] Carnegie Mellon Univ, Sch Comp Sci, Pittsburgh, PA 15213 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Future deep sub-micron technologies will be characterized by large parametric variations, which could make asynchronous design an attractive solution for use on large scale. However, the investment in asynchronous CAD tools does not approach that in synchronous ones. Even when asynchronous tools leverage existing synchronous toolfows, they introduce large area and speed overheads. This paper proposes several heuristic and optimal algorithms, based on timing interval analysis, for improving existing asynchronous CAD solutions by optimizing area. The optimized circuits are 2.4 times smaller for an optimal algorithm and 1.8 times smaller for a heuristic one than the existing solutions. The optimized circuits are also shown to be resilient to large parametric variations, yielding better average-case latencies than their synchronous counterparts.
引用
收藏
页码:117 / +
页数:2
相关论文
共 50 条
  • [1] Design and analysis of dual-rail circuits for security applications
    Sokolov, D
    Murphy, J
    Bystrov, A
    Yakovlev, A
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2005, 54 (04) : 449 - 460
  • [2] Improving the security of dual-rail circuits
    Sokolov, D
    Murphy, J
    Bystrov, A
    Yakovlev, A
    [J]. CRYPTOGRAPHIC HARDWARE AND EMBEDDED SYSTEMS - CHES 2004, PROCEEDINGS, 2004, 3156 : 282 - 297
  • [3] Pipelines in dynamic dual-rail circuits
    Yang, JL
    Choy, CS
    Chan, CF
    Pun, KP
    [J]. INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2004, 3254 : 701 - 710
  • [4] Test Methodology for Dual-rail Asynchronous Circuits
    Huang, Kuan-Yen
    Shen, Ting-Yu
    Li, Chien-Mo
    [J]. PROCEEDINGS OF THE 2017 54TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2017,
  • [5] A high-speed and area-efficient dual-rail PLA using divided and interdigitated column circuits
    Yamaoka, H
    Ikeda, M
    Asada, K
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (06) : 1069 - 1077
  • [6] A dual-rail/single-rail hybrid system using null convention logic circuits
    Yang, Wenzha
    Ma, Yong
    Yan, Jiajie
    Chen, Yang
    Xiao, Shanlin
    Yu, Zhiyi
    [J]. MICROELECTRONICS JOURNAL, 2022, 125
  • [7] Feedback techniques for dual-rail self-timed circuits
    DeMara, RF
    Kejriwal, A
    Seeber, J
    [J]. ESA'04 & VLSI'04, PROCEEDINGS, 2004, : 458 - 464
  • [8] Clock-Less DFT and BIST for Dual-Rail Asynchronous Circuits
    Chen, Tsai-Chieh
    Pai, Chia-Cheng
    Hsieh, Yi-Zhan
    Tseng, Hsiao-Yin
    Chien-Mo, James
    Liu, Tsung-Te
    Chiu, I-Wei
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2021, 37 (04): : 453 - 471
  • [9] Exploiting Dual-Rail Register Invariants for Equivalence Verification of NCL Circuits
    Le, Son N.
    Srinivasan, Sudarshan K.
    Smith, Scott C.
    [J]. 2020 IEEE 63RD INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2020, : 21 - 24
  • [10] On testing of Josephson logic circuits consisting of RSFQ dual-rail gates
    Yamada, T
    Hanashima, T
    Suemori, Y
    Maezawa, M
    [J]. SEVENTH ASIAN TEST SYMPOSIUM (ATS'98), PROCEEDINGS, 1998, : 222 - 227