Improving the security of dual-rail circuits

被引:0
|
作者
Sokolov, D [1 ]
Murphy, J [1 ]
Bystrov, A [1 ]
Yakovlev, A [1 ]
机构
[1] Newcastle Univ, Sch Elect Elect & Comp Engn, Newcastle Upon Tyne NE1 7RU, Tyne & Wear, England
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Dual-rail encoding, return-to-spacer protocol and hazard-free logic can be used to resist differential power analysis attacks by making the power consumption independent of processed data. Standard dual-rail logic uses a protocol with a single spacer, e.g. all-zeroes, which gives rise to power balancing problems. We address these problems by incorporating two spacers: the spacers alternate between adjacent clock cycles. This guarantees that all gates switch in each clock cycle regardless of the transmitted data values. To generate these dual-rail circuits an automated tool has been developed. It is capable of converting synchronous netlists into dual-rail circuits and it is interfaced to industry CAD tools. Dual-rail and single-rail benchmarks based upon the Advanced Encryption Standard (AES) have been simulated and compared in order to evaluate the method.
引用
收藏
页码:282 / 297
页数:16
相关论文
共 50 条
  • [1] Design and analysis of dual-rail circuits for security applications
    Sokolov, D
    Murphy, J
    Bystrov, A
    Yakovlev, A
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2005, 54 (04) : 449 - 460
  • [2] Pipelines in dynamic dual-rail circuits
    Yang, JL
    Choy, CS
    Chan, CF
    Pun, KP
    [J]. INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2004, 3254 : 701 - 710
  • [3] Test Methodology for Dual-rail Asynchronous Circuits
    Huang, Kuan-Yen
    Shen, Ting-Yu
    Li, Chien-Mo
    [J]. PROCEEDINGS OF THE 2017 54TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2017,
  • [4] Feedback techniques for dual-rail self-timed circuits
    DeMara, RF
    Kejriwal, A
    Seeber, J
    [J]. ESA'04 & VLSI'04, PROCEEDINGS, 2004, : 458 - 464
  • [5] Clock-Less DFT and BIST for Dual-Rail Asynchronous Circuits
    Chen, Tsai-Chieh
    Pai, Chia-Cheng
    Hsieh, Yi-Zhan
    Tseng, Hsiao-Yin
    Chien-Mo, James
    Liu, Tsung-Te
    Chiu, I-Wei
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2021, 37 (04): : 453 - 471
  • [6] Exploiting Dual-Rail Register Invariants for Equivalence Verification of NCL Circuits
    Le, Son N.
    Srinivasan, Sudarshan K.
    Smith, Scott C.
    [J]. 2020 IEEE 63RD INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2020, : 21 - 24
  • [7] On testing of Josephson logic circuits consisting of RSFQ dual-rail gates
    Yamada, T
    Hanashima, T
    Suemori, Y
    Maezawa, M
    [J]. SEVENTH ASIAN TEST SYMPOSIUM (ATS'98), PROCEEDINGS, 1998, : 222 - 227
  • [8] Clock-Less DFT and BIST for Dual-Rail Asynchronous Circuits
    Tsai-Chieh Chen
    Chia-Cheng Pai
    Yi-Zhan Hsieh
    Hsiao-Yin Tseng
    James Chien-Mo
    Tsung-Te Liu
    I-Wei Chiu
    [J]. Journal of Electronic Testing, 2021, 37 : 453 - 471
  • [9] A dual-rail/single-rail hybrid system using null convention logic circuits
    Yang, Wenzha
    Ma, Yong
    Yan, Jiajie
    Chen, Yang
    Xiao, Shanlin
    Yu, Zhiyi
    [J]. MICROELECTRONICS JOURNAL, 2022, 125
  • [10] Synthesis of Dual-Rail Adiabatic Logic for Low Power Security Applications
    Morrison, Matthew
    Ranganathan, Nagarajan
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (07) : 975 - 988