Dynamic power supply current testing of CMOS SRAMs

被引:5
|
作者
Liu, J [1 ]
Makki, RZ
Kayssi, A
机构
[1] Fujitsu Microelect Inc, San Jose, CA 95134 USA
[2] Univ N Carolina, Charlotte, NC 28223 USA
[3] Amer Univ Beirut, Beirut, Lebanon
基金
美国国家科学基金会;
关键词
transient power supply current (i(DDT)); transient current sensor; disturb fault; CMOS SRAM;
D O I
10.1023/A:1008324900917
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We describe the design and implementation of a dynamic power supply current sensor which is used to detect SRAM faults such as disturb faults as well as logic cell faults. A formal study is presented to assess the parameters that influence the sensor design. The sensor detects faults by detecting abnormal levels of the power supply current. The sensor is embedded in the SRAM and offers on-chip detectability of faults. The sensor detects abnormal dynamic current levels that result from circuit defects. If two or more memory cells erroneously switch as a result of a write or read operation, the level of the dynamic power supply current is elevated. The sensor can detect this elevated value of the dynamic current. The dynamic power supply current sensor can supplement the observability associated with any test algorithm by using the sensor as a substitute for the read operations. This significantly reduces the test length and the additional observability enhances defect coverages.
引用
收藏
页码:499 / 511
页数:13
相关论文
共 50 条
  • [31] Measurement and analysis of physical defects for dynamic supply current testing
    Thomas, S
    Makki, R
    Vavilala, SK
    DELTA 2004: SECOND IEEE INTERNATIONAL WORKSHOP ON ELECTRONIC DESIGN, TEST APPLICATIONS, PROCEEDINGS, 2004, : 195 - 199
  • [32] Bit line sensing strategy for testing for data retention faults in CMOS SRAMs
    Champa, VH
    Avendaño, V
    Linares, H
    ELECTRONICS LETTERS, 2000, 36 (14) : 1182 - 1183
  • [33] Reliability enhancement of CMOS SRAMs
    Wey, CL
    Liu, MY
    Quan, SL
    2005 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN, AND TESTING - PROCEEDINGS, 2005, : 146 - 151
  • [34] QUIESCENT POWER-SUPPLY CURRENT MEASUREMENT FOR CMOS IC DEFECT DETECTION
    HAWKINS, CF
    SODEN, JM
    FRITZEMEIER, RR
    HORNING, LK
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 1989, 36 (02) : 211 - 218
  • [35] A Compact Low-Power Supply-Insensitive CMOS Current Reference
    Zhao, Chen
    Geiger, Randall
    Chen, Degang
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
  • [36] Full current-mode techniques for high-speed CMOS SRAMs
    Wang, SM
    Wu, CK
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV, PROCEEDINGS, 2002, : 580 - 582
  • [37] A power supply circuit recycling charge in adiabatic dynamic CMOS logic circuits
    Ezaki, D
    Hashizume, M
    Yotsuyanagi, H
    Tamesada, T
    DELTA 2004: SECOND IEEE INTERNATIONAL WORKSHOP ON ELECTRONIC DESIGN, TEST APPLICATIONS, PROCEEDINGS, 2004, : 306 - 311
  • [38] Electric field for detecting open leads in CMOS logic circuits by supply current testing
    Hashizume, M
    Ichimiya, M
    Yotsuyanagi, H
    Tamesada, T
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2995 - 2998
  • [39] Fault Coverage Improvement of CMOS Analog Circuits Using Supply Current Testing Method
    Arabi A.
    Ayad M.
    Benziane M.
    Bourouba N.
    Belaout A.
    Electronics, 2023, 27 (01) : 9 - 17
  • [40] Fault diagnosis in analog circuits based on dynamic supply current testing
    Wang, Cheng
    Chen, Guang-Ju
    Xie, Yong-Le
    Xi Tong Gong Cheng Yu Dian Zi Ji Shu/Systems Engineering and Electronics, 2005, 27 (03): : 413 - 415