Dynamic power supply current testing of CMOS SRAMs

被引:5
|
作者
Liu, J [1 ]
Makki, RZ
Kayssi, A
机构
[1] Fujitsu Microelect Inc, San Jose, CA 95134 USA
[2] Univ N Carolina, Charlotte, NC 28223 USA
[3] Amer Univ Beirut, Beirut, Lebanon
基金
美国国家科学基金会;
关键词
transient power supply current (i(DDT)); transient current sensor; disturb fault; CMOS SRAM;
D O I
10.1023/A:1008324900917
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We describe the design and implementation of a dynamic power supply current sensor which is used to detect SRAM faults such as disturb faults as well as logic cell faults. A formal study is presented to assess the parameters that influence the sensor design. The sensor detects faults by detecting abnormal levels of the power supply current. The sensor is embedded in the SRAM and offers on-chip detectability of faults. The sensor detects abnormal dynamic current levels that result from circuit defects. If two or more memory cells erroneously switch as a result of a write or read operation, the level of the dynamic power supply current is elevated. The sensor can detect this elevated value of the dynamic current. The dynamic power supply current sensor can supplement the observability associated with any test algorithm by using the sensor as a substitute for the read operations. This significantly reduces the test length and the additional observability enhances defect coverages.
引用
收藏
页码:499 / 511
页数:13
相关论文
共 50 条
  • [1] Dynamic power supply current testing of CMOS SRAMs
    Liu, J
    Makki, RZ
    Kayssi, A
    SEVENTH ASIAN TEST SYMPOSIUM (ATS'98), PROCEEDINGS, 1998, : 348 - 353
  • [2] Dynamic Power Supply Current Testing of CMOS SRAMs
    Jian Liu
    Rafic Z. Makki
    Ayman Kayssi
    Journal of Electronic Testing, 2000, 16 : 499 - 511
  • [3] Dynamic power supply current testing for open defects in CMOS SRAMs
    Yoon, DH
    Kim, HS
    Kang, S
    ETRI JOURNAL, 2001, 23 (02) : 77 - 84
  • [4] Charge based transient current testing (CBT) for submicron CMOS SRAMs
    Alorda, B
    Rosales, M
    Soden, J
    Hawkins, C
    Segura, J
    INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, : 947 - 953
  • [5] IDDT testing of embedded CMOS SRAMs
    Kumar, SA
    Makki, RZ
    Binkley, DM
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS, 2002, : 1117 - 1117
  • [6] iDDT testing of CMOS embedded SRAMs
    Kumar, SA
    Makki, RZ
    Binkley, D
    6TH WORLD MULTICONFERENCE ON SYSTEMICS, CYBERNETICS AND INFORMATICS, VOL XVII, PROCEEDINGS: INDUSTRIAL SYSTEMS AND ENGINEERING III, 2002, : 545 - 550
  • [7] IDDQ testing of opens in CMOS SRAMs
    Champac, VH
    Castillejos, J
    Figueras, J
    16TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1998, : 106 - 111
  • [8] IDDQ testing of opens in CMOS SRAMs
    Champac, VH
    Castillejos, J
    Figueras, J
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1999, 15 (1-2): : 53 - 62
  • [9] IDDQ Testing of Opens in CMOS SRAMs
    Victor H. Champac
    José Castillejos
    Joan Figueras
    Journal of Electronic Testing, 1999, 15 : 53 - 62
  • [10] Validation of a dynamic power supply current testing method by SPICE
    Zhu, Qi-Jian
    Kuang, Ji-Shun
    Zhang, Da-Fang
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2002, 30 (08): : 1163 - 1166