Au-Sn flip-chip solder bump for microelectronic and optoelectronic applications

被引:0
|
作者
Yoon, Jeong-Won [1 ]
Chun, Hyun-Suk [1 ]
Koo, Ja-Myeong [1 ]
Jung, Seung-Boo [1 ]
机构
[1] Sungkyunkwan Univ, Sch Adv Mat Sci & Engn, 300 Cheoncheon Dong, Suwon 440746, Gyeonggi Do, South Korea
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As an alternative to the time-consuming solder pre-forms and pastes currently used, a co-electroplating method of eutectic Au-Sn alloy was used in this study. Using a co-electroplating process, it was possible to plate the Au-Sn solder directly onto a wafer at or near the eutectic composition from a single solution. Two distinct phases, Au5Sn and AuSn, were deposited at a composition of 30at.%Sn. The Au-Sn flip-chip joints were formed at 300 and 400 degrees C without using any flux. In the case where the samples were reflowed at 300 degrees C, only an (Au,Ni)(3)Sn-2 IMC layer formed at the interface between the Au-Sn solder and Ni UBM. On the other hand, two IMC layers, (Au,Ni)(3)Sn-2 and (Au,Ni)(3)Sn, were found at the interfaces of the samples reflowed at 400 degrees C. As the reflow time increased, the thickness of the (Au,Ni)(3)Sn-2 and (Au,Ni)(3) Sn IMC layers formed at the interface increased and the eutectic lamellae in the bulk solder coarsened.
引用
收藏
页码:148 / +
页数:2
相关论文
共 50 条
  • [31] Effect of multiple flip-chip assembly on the mechanical reliability of eutectic Au–Sn solder joint
    Kunmo Chu
    Sunghoon Park
    Changseung Lee
    Yoonchul Sohn
    Journal of Materials Science: Materials in Electronics, 2016, 27 : 9941 - 9946
  • [32] Electroplated Sn-Au structures for fabricating fluxless flip-chip Sn-rich solder joints
    Kim, J
    Kim, D
    Wang, GL
    Park, J
    Lee, CC
    54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, : 1642 - 1646
  • [33] Mechanism of interfacial reaction for the Sn-Pb solder bump with Ni/Cu under-bump metallization in flip-chip technology
    Guh-Yaw Jang
    Chien-Sheng Huang
    Li-Yin Hsiao
    Jenq-Gong Duh
    Hideyuki Takahashi
    Journal of Electronic Materials, 2004, 33 : 1118 - 1129
  • [34] A study on the solder joint reliability of the optoelectronic packaging with flip-chip bonding
    Moon, JT
    Lee, SH
    Joo, GC
    Song, MK
    Kim, HM
    Pyun, KE
    Park, HM
    DESIGN & RELIABILITY OF SOLDERS AND SOLDER INTERCONNECTIONS, 1997, : 385 - 391
  • [35] Al surface morphology effect on flip-chip solder bump shear strength
    Yau, EWC
    Gong, JF
    Chan, P
    MICROELECTRONICS RELIABILITY, 2004, 44 (02) : 323 - 331
  • [36] New Cu(TiIrNx) Alloy Films for Solder Bump Flip-Chip Application
    Lin, Chon-Hsin
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2013, 52 (11)
  • [37] A study in flip-chip UBM/bump reliability with effects of SnPb solder composition
    Wu, JD
    Zheng, PJ
    Lee, CW
    Hung, SC
    Lee, JJ
    41ST ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2003, : 132 - 139
  • [38] Mechanism of interfacial reaction for the Sn-Pb solder bump with Ni/Cu under-bump metallization in flip-chip technology
    Jang, GY
    Huang, CS
    Hsiao, LY
    Duh, JG
    Takahashi, H
    JOURNAL OF ELECTRONIC MATERIALS, 2004, 33 (10) : 1118 - 1129
  • [39] A study in flip-chip UBM/bump reliability with effects of SnPb solder composition
    Wu, JD
    Zheng, PJ
    Lee, CW
    Hung, SC
    Lee, JJ
    MICROELECTRONICS RELIABILITY, 2006, 46 (01) : 41 - 52
  • [40] Effect of Al pad surface morphology on the flip-chip solder bump reliability
    Yau, EWC
    Law, SPC
    Wei, JZ
    Chan, PCH
    2002 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 2002, 4931 : 656 - 661