Au-Sn flip-chip solder bump for microelectronic and optoelectronic applications

被引:0
|
作者
Yoon, Jeong-Won [1 ]
Chun, Hyun-Suk [1 ]
Koo, Ja-Myeong [1 ]
Jung, Seung-Boo [1 ]
机构
[1] Sungkyunkwan Univ, Sch Adv Mat Sci & Engn, 300 Cheoncheon Dong, Suwon 440746, Gyeonggi Do, South Korea
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As an alternative to the time-consuming solder pre-forms and pastes currently used, a co-electroplating method of eutectic Au-Sn alloy was used in this study. Using a co-electroplating process, it was possible to plate the Au-Sn solder directly onto a wafer at or near the eutectic composition from a single solution. Two distinct phases, Au5Sn and AuSn, were deposited at a composition of 30at.%Sn. The Au-Sn flip-chip joints were formed at 300 and 400 degrees C without using any flux. In the case where the samples were reflowed at 300 degrees C, only an (Au,Ni)(3)Sn-2 IMC layer formed at the interface between the Au-Sn solder and Ni UBM. On the other hand, two IMC layers, (Au,Ni)(3)Sn-2 and (Au,Ni)(3)Sn, were found at the interfaces of the samples reflowed at 400 degrees C. As the reflow time increased, the thickness of the (Au,Ni)(3)Sn-2 and (Au,Ni)(3) Sn IMC layers formed at the interface increased and the eutectic lamellae in the bulk solder coarsened.
引用
收藏
页码:148 / +
页数:2
相关论文
共 50 条
  • [21] PREFERENTIAL REACTION AND STABILITY OF THE AU-SN/PT SYSTEM - METALLIZATION STRUCTURE FOR FLIP-CHIP INTEGRATION
    WADA, O
    KUMAI, T
    APPLIED PHYSICS LETTERS, 1991, 58 (09) : 908 - 910
  • [22] High Resolution Micro-LED Arrays Using Au-Sn Flip-Chip Bonding
    Zhou, Haojie
    Wang, Kefeng
    Ji, Xiaoxiao
    Yin, Luqiao
    Zhang, Jianhua
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (06) : 3140 - 3144
  • [23] ELECTROPLATED SOLDER JOINTS FOR FLIP-CHIP APPLICATIONS
    YUNG, EK
    TURLIK, I
    IEEE TRANSACTIONS ON COMPONENTS HYBRIDS AND MANUFACTURING TECHNOLOGY, 1991, 14 (03): : 549 - 559
  • [24] Effect of Current Densities on the Electromigration Failure Mechanisms of Flip-Chip Sn-Ag Solder Bump
    Kim, Gahui
    Son, Kirak
    Park, Gyu-Tae
    Park, Young-Bae
    KOREAN JOURNAL OF METALS AND MATERIALS, 2017, 55 (11): : 798 - 805
  • [25] Alternate solder bump technologies for flip chip applications
    Li, L
    Lin, JK
    INTERNATIONAL SYMPOSIUM ON ADVANCED PACKAGING MATERIALS: PROCESSES, PROPERTIES AND INTERFACES, PROCEEDINGS, 2000, : 124 - 130
  • [26] Batch transfer of microstructures using flip-chip solder bump bonding
    Singh, A
    Horsley, DA
    Cohn, MB
    Pisano, AP
    Howe, RT
    TRANSDUCERS 97 - 1997 INTERNATIONAL CONFERENCE ON SOLID-STATE SENSORS AND ACTUATORS, DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 1997, : 265 - 268
  • [27] Advanced copper column based solder bump for flip-chip interconnection
    Yamada, H
    Togasaki, T
    Tateyama, K
    Higuchi, K
    1997 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 1997, 3235 : 417 - 422
  • [28] Underfill of flip-chip: The effect of contact angle and solder bump arrangement
    Young, Wen-Bin
    Yang, Wen-Lin
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2006, 29 (03): : 647 - 653
  • [29] Effect of polyimide baking on bump resistance in flip-chip solder joints
    Cheng, Hsi-Kuei
    Feng, Shien-Ping
    Lai, Yi-Jen
    Liu, Kuo-Chio
    Wang, Ying-Lang
    Liu, Tzeng-Feng
    Chen, Chih-Ming
    MICROELECTRONICS RELIABILITY, 2014, 54 (03) : 629 - 632
  • [30] Reliability evaluation of Au-20Sn flip chip solder bump fabricated by sequential electroplating method with Sn and Au
    Yoon, Jeong-Won
    Chun, Hyun-Suk
    Jung, Seung-Boo
    MATERIALS SCIENCE AND ENGINEERING A-STRUCTURAL MATERIALS PROPERTIES MICROSTRUCTURE AND PROCESSING, 2008, 473 (1-2): : 119 - 125