Analytical Analysis of the MCUs Sensitiveness of TMR Architectures in SRAM-based FPGAs

被引:0
|
作者
Sterpone, L. [1 ]
Violante, M. [1 ]
机构
[1] Politecn Torino, Turin, Italy
关键词
Field Programmable Gate Array (FPGA); analytical analysis; multiple bit upset; TMR;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper we present an analytical analysis of the fault masking capabilities of Triple Modular Redundancy (TMR) hardening technique in the presence of Multiple Cell Upsets (MCUs) in the configuration memory of SRAM-based FPGAs. The analytical method we developed allow an accurate study of the MCUs sensitiveness characterizing the orientation and the effects provoking multiple domain crossing errors that defeats the TMR fault tolerance capability. From our analysis we have found that most of the failure affects configurable logic block's routing resources. The experimental analysis have been performed on two realistic case study circuits. Experimental results are presented and discussed in terms of faults effects showing in particular that 2-bits MCUs may corrupt TMR 2.6 order of magnitude more than Single Cell Upsets (SCUs).
引用
收藏
页码:178 / 183
页数:6
相关论文
共 50 条
  • [1] A New Algorithm for the Analysis of the MCUs Sensitiveness of TMR Architectures in SRAM-Based FPGAs
    Sterpone, Luca
    Violante, Massimo
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2008, 55 (04) : 2019 - 2027
  • [2] On the evaluation of SEU sensitiveness in SRAM-based FPGAs
    Bernardi, P
    Reorda, MS
    Sterpone, L
    Violante, M
    10TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, PROCEEDINGS, 2004, : 115 - 120
  • [3] Analysis of the robustness of the TMR architecture in SRAM-based FPGAs
    Sterpone, L
    Violante, M
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2005, 52 (05) : 1545 - 1549
  • [4] A new analytical approach to estimate the effects of SEUs in TMR architectures implemented through SRAM-Based FPGAs
    Sterpone, L
    Violante, M
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2005, 52 (06) : 2217 - 2223
  • [5] Analysis of Radiation-induced Cross Domain Errors in TMR Architectures on SRAM-based FPGAs
    Sterpone, Luca
    Boragno, Luca
    2017 IEEE 23RD INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS), 2017, : 174 - 179
  • [6] A Flexible Inexact TMR Technique for SRAM-based FPGAs
    Venkataraman, Shyamsundar
    Santos, Rui
    Kumar, Akash
    PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 810 - 813
  • [7] Neutron Radiation Testing of a TMR VexRiscv Soft Processor on SRAM-Based FPGAs
    Wilson, Andrew E.
    Larsen, Sam
    Wilson, Christopher
    Thurlow, Corbin
    Wirthlin, Michael
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2021, 68 (05) : 1054 - 1060
  • [8] Impact of TMR design layouts on single event tolerance in SRAM-based FPGAs
    Wang, Haibin
    Wang, Yangsheng
    Wang, Weicheng
    MICROELECTRONICS RELIABILITY, 2021, 120
  • [9] Optimization of SEU Emulation on SRAM FPGAs Based on Sensitiveness Analysis
    Souari, Anis
    Thibeault, Claude
    Blaquiere, Yves
    Velazco, Raoul
    2015 IEEE 21ST INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2015, : 36 - 39
  • [10] Neutron Radiation Testing of RISC-V TMR Soft Processors on SRAM-Based FPGAs
    Wilson, Andrew E.
    Wirthlin, Michael
    Baker, Nathan G.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2023, 70 (04) : 603 - 610