High-performance low-power left-to-right array multiplier design

被引:53
|
作者
Huang, ZJ
Ercegovac, MSD
机构
[1] Magma Design Automat Inc, Santa Clara, CA 95054 USA
[2] Univ Calif Los Angeles, Dept Comp Sci, Los Angeles, CA 90095 USA
关键词
left-to right array multiplier; tree multiplier; high-performance design; low-power design; layout regularity;
D O I
10.1109/TC.2005.51
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present a high-performance low-power design of linear array multipliers based on a combination of the following techniques: signal flow optimization in [3:2] adder array for partial product reduction, left-to-right leapfrog (LRLF) signal flow, and splitting of the reduction array into upper/lower parts. The resulting upper/lower LRLF (ULLRLF) multiplier is compared with tree multipliers. From automatic layout experiments, we find that ULLRLF multipliers have similar power, delay, and area as tree multipliers for n less than or equal to 32. With more regularity and inherently shorter interconnects, the ULLRLF structure presents a competitive alternative to tree structures in the design of fast low-power multipliers implemented in deep submicron VLSI technology.
引用
收藏
页码:272 / 283
页数:12
相关论文
共 50 条
  • [21] Low-power application-specific parallel array multiplier design for DSP applications
    Hong, SJ
    Kim, SW
    Stark, WE
    [J]. VLSI DESIGN, 2002, 14 (03) : 287 - 298
  • [22] Development of architecture and software technologies in high-performance low-power SoC design
    Hsueh, CW
    Chen, TF
    Chang, RG
    Lo, SW
    [J]. 11TH IEEE INTERNATIONAL CONFERENCE ON EMBEDDED AND REAL-TIME COMPUTING SYSTEMS AND APPLICATIONS, PROCEEDINGS, 2005, : 475 - 480
  • [23] LPRAM: A novel methodology for low-power high-performance RAM design with testability
    Bhattacharjee, S
    Pradhan, DK
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (05) : 637 - 651
  • [24] High-performance, low-power design techniques for dynamic to static logic interface
    Jiang, J
    Lu, K
    Ko, U
    [J]. 1997 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, PROCEEDINGS, 1997, : 12 - 17
  • [25] Design Considerations for Low-Power High-Performance Mobile Logic and Memory Interfaces
    Palmer, Robert
    Poulton, John
    Fuller, Andrew
    Chen, Judy
    Zerbe, Jared
    [J]. 2008 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 205 - +
  • [26] ROM based logic (RBL) design: High-performance and low-power adders
    Paul, Bipul C.
    Fujita, Shinobu
    Okajima, Masaki
    [J]. PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 796 - 799
  • [27] Implementation of A High Speed Multiplier for High-Performance and Low Power Applications
    Kumar, G. Ganesh
    Sahoo, Subhendu K.
    [J]. 2015 19TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2015,
  • [28] Carbon nanotube electronics: Design of high-performance and low-power digital circuits
    Raychowdhury, Arijit
    Roy, Kaushik
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (11) : 2391 - 2401
  • [29] A low-power array multiplier using separated multiplication technique
    Han, CY
    Park, HJ
    Kim, LS
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2001, 48 (09) : 866 - 871
  • [30] A Low-Power, High-Performance Speech Recognition Accelerator
    Yazdani, Reza
    Arnau, Jose-Maria
    Gonzalez, Antonio
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2019, 68 (12) : 1817 - 1831