Impact of Nanowire Variability on Performance and Reliability of Gate-all-around III-V MOSFETs

被引:0
|
作者
Shin, S. H. [1 ]
Masuduzzaman, M. [1 ]
Gu, J. J. [1 ]
Wahab, M. A. [1 ]
Conrad, N. [1 ]
Si, M. [1 ]
Ye, P. D. [1 ]
Alam, M. A. [1 ]
机构
[1] Purdue Univ, Dept ECE, W Lafayette, IN 47907 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Gate-all-around (GAA) transistors use multiple parallel nanowires to achieve the desired ON current. The fabrication and performance of GAA transistors have been reported, however, a fundamental consideration, namely, the scaling and variability of transistor performance as a function of the number of parallel NWs is yet to be discussed. In this paper, we (i) examine how the overall performance matrix (e.g., I-ON, I-OFF, V-th, SS, R-C) depends on the number of parallel NWs, (ii) theoretically interpret the results in terms of variability and self-heating among the NWs, (iii) compare the reliability of multiple NW devices (Delta V-th, Delta SS, both stress and recovery) with a planar device of similar technology. We find that the self-heating and NW-to-NW variability are reflected in novel properties of variability and reliability of GAA transistors that are neither anticipated nor observed in the corresponding planar technology.
引用
收藏
页数:4
相关论文
共 50 条
  • [11] First Experimental Demonstration of Gate-all-around III-V MOSFETs by Top-down Approach
    Gu, J. J.
    Liu, Y. Q.
    Wu, Y. Q.
    Colby, R.
    Gordon, R. G.
    Ye, P. D.
    [J]. 2011 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2011,
  • [12] Structure effects in the gate-all-around silicon nanowire MOSFETs
    Liang, Gengchiau
    [J]. EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 129 - 132
  • [13] Impact of Gate Edge Roughness Variability on FinFET and Gate-All-Around Nanowire FET
    Espineira, G.
    Nagy, D.
    Indalecio, G.
    Garcia-Loureiro, A. J.
    Kalna, K.
    Seoane, N.
    [J]. IEEE ELECTRON DEVICE LETTERS, 2019, 40 (04) : 510 - 513
  • [14] FinFET Versus Gate-All-Around Nanowire FET: Performance, Scaling, and Variability
    Nagy, Daniel
    Indalecio, Guillermo
    Garcia-Loureiro, Antonio J.
    Elmessary, Muhammad A.
    Kalna, Karol
    Seoane, Natalia
    [J]. IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2018, 6 (01): : 332 - 340
  • [15] Design and optimization considerations for bulk gate-all-around nanowire MOSFETs
    Song, Yi
    Xu, Qiuxia
    Zhou, Huajie
    Cai, Xiaowu
    [J]. SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2009, 24 (10)
  • [16] Performance enhancement of gate-all-around InGaAs nanowire MOSFETs by raised source and drain structure
    Si, M.
    Lou, X.
    Li, X.
    Gu, J. J.
    Wu, H.
    Wang, X.
    Zhang, J.
    Gordon, R. G.
    Ye, P. D.
    [J]. 2013 71ST ANNUAL DEVICE RESEARCH CONFERENCE (DRC), 2013, : 19 - +
  • [17] Comparative analysis of heavy ions and alpha particles impact on gate-all-around TFETs and gate-all-around MOSFETs
    Kumar, Pankaj
    Koley, Kalyan
    Kumar, Subindu
    [J]. MICRO AND NANOSTRUCTURES, 2024, 192
  • [18] Sensitivity of Gate-All-Around Nanowire MOSFETs to Process Variations-A Comparison With Multigate MOSFETs
    Wu, Yu-Sheng
    Su, Pin
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (11) : 3042 - 3047
  • [19] InAs Nanowire Gate-All-Around MOSFETs by Heterogeneous Planar VLS Growth
    Zhang, Chen
    Choi, Wonsik
    Mohseni, Parsian
    Li, Xiuling
    [J]. 2015 73RD ANNUAL DEVICE RESEARCH CONFERENCE (DRC), 2015, : 181 - 182
  • [20] InAs Gate-all-around Nanowire MOSFETs by Top-down Approach
    Wu, H.
    Lou, X. B.
    Si, M.
    Zhang, J. Y.
    Gordon, R. G.
    Tokranov, V.
    Oktyabrsky, S.
    Ye, P. D.
    [J]. 2014 72ND ANNUAL DEVICE RESEARCH CONFERENCE (DRC), 2014, : 213 - +