Clocked CMOS Adiabatic Logic with Low-Power Dissipation

被引:0
|
作者
Li, He [1 ]
Zhang, Yimeng [1 ]
Yoshihara, Tsutomu [1 ]
机构
[1] Waseda Univ, Grad Sch Informat Prod & Syst, Fukuoka 8080135, Japan
关键词
Clocked CMOS; adiabatic logic; low power; inverter chain; CCAL; RECOVERY LOGIC; CIRCUITS;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a new low-power adiabatic logic structure called Clocked CMOS Adiabatic Logic (CCAL), which is based on the Clocked CMOS logic. CCAL is powered by two complementary sinusoidal supply clocks. To demonstrate the energy efficiency of CCAL, eight-inverter chain is simulated to show the energy comparison among CCAL, Quasi-Static Energy Recovery Logic (QSERL) and conventional static CMOS with the Rohm 0.18 mu m process. The simulation results indicate that CCAL implementation reduces about 40% energy at 200 MHz compared to the static CMOS. And below 100 MHz CCAL eightinverter chain always has lower dissipation than the QSERL implementation.
引用
收藏
页码:64 / 67
页数:4
相关论文
共 50 条
  • [21] Low power CMOS circuits with clocked power
    Wu, XW
    Pedram, M
    [J]. 2000 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: ELECTRONIC COMMUNICATION SYSTEMS, 2000, : 513 - 516
  • [22] Low-power/low-swing domino CMOS logic
    Rjoub, A
    Koufopavlou, O
    Nikolaidis, S
    [J]. ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A13 - A16
  • [23] A low-power adiabatic CAM based on dual transmission gate adiabatic logic
    Zhang, Sheng
    Hu, Jianping
    Dai, Jing
    [J]. ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 134 - 137
  • [24] Efficiency of adiabatic logic for low-power, low-noise VLSI
    Mahmoodi-Meimand, H
    Afzali-Kusha, A
    Nourani, M
    [J]. PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 324 - 327
  • [25] INPUT ORDERING FOR LOW-POWER IN CMOS LOGIC GATES
    PANWAR, R
    RENNELS, D
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 1995, 78 (05) : 925 - 943
  • [26] Low-power CMOS threshold-logic gate
    Avedillo, MJ
    Quintana, JM
    Rueda, A
    Jimenez, E
    [J]. ELECTRONICS LETTERS, 1995, 31 (25) : 2157 - 2159
  • [27] A Low-Power Circuit Technique for Domino CMOS Logic
    Meher, Preetisudha
    Mahapatra, K. K.
    [J]. 2013 INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND SIGNAL PROCESSING (ISSP), 2013, : 256 - 261
  • [28] A New Low-Power CMOS Dynamic Logic Circuit
    Jia, Song
    Lyu, Shigong
    Meng, Qinglong
    Wu, Fengfeng
    Xu, Heqing
    [J]. 2013 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2013,
  • [29] Non-floating and low-power adiabatic logic circuit
    Han, Mei
    Takahashi, Yasuhiro
    Sekine, Toshikazu
    [J]. IEICE ELECTRONICS EXPRESS, 2019, 16 (17)
  • [30] Low-power adiabatic computing with NMOS energy recovery logic
    Kim, C
    Yoo, SM
    Kang, SM
    [J]. ELECTRONICS LETTERS, 2000, 36 (16) : 1349 - 1350