Asymmetrical Multilevel Inverter Topology with Reduced Power Semiconductor Devices

被引:0
|
作者
bin Arif, M. Saad [1 ]
Ayob, Shahrin Md. [1 ]
Salam, Zainal [1 ,2 ,3 ]
机构
[1] Univ Teknol Malaysia, Fac Elect Engn, Power Engn Dept, Johor Baharu, Malaysia
[2] Univ Teknol Malaysia, Fac Elect Engn, Ctr Elect Energy Syst, Johor Baharu, Malaysia
[3] Univ Teknol Malaysia, Inst Future Energy, Johor Baharu, Malaysia
来源
2016 IEEE INDUSTRIAL ELECTRONICS AND APPLICATIONS CONFERENCE (IEACON) | 2016年
关键词
Multilevel Inverter (MLI); low switching frequency; Total Harmonic Distortion (THD); fundamental frequency switching; TIED PHOTOVOLTAIC SYSTEM; VOLTAGE-SOURCE INVERTER; DIFFERENTIAL EVOLUTION; DC SOURCES; NUMBER; CONVERTER; REDUCTION; SWITCHES;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a new single-phase asymmetrical multilevel inverter topology is proposed. The topology is capable of producing n-level output voltage with reduced device counts. It is achieved by arranging available switches and dc sources to obtain maximum combinations of addition and subtraction of the input dc sources. To verify the viability of the proposed topology, circuit models for nine-level, 25-level and 67-level inverter are developed and simulated in Matlab-Simulink software. Experimental results of the proposed nine-level inverter prototype, developed in the laboratory, are presented. A low frequency switching strategy for nine-level inverter is also presented in this work. Comparison between the existing multilevel topologies shows that the proposed circuit requires less number of power switches and dc sources to produce the same number of output level.
引用
收藏
页码:20 / 25
页数:6
相关论文
共 50 条
  • [21] Single Phase Symmetrical and Asymmetrical Design of Multilevel Inverter Topology with Reduced Number of Switches
    Siddique, Marif Daula
    Mustafa, Asif
    Sarwar, Adil
    Mekhilef, Saad
    Shah, Noraisyah Binti Mohamed
    Seyedamahmousian, Mehdi
    Stojcevski, Alex
    Horan, Ben
    Ogura, Koki
    2018 IEEMA ENGINEER INFINITE CONFERENCE (ETECHNXT), 2018,
  • [22] Asymmetrical multilevel inverter topology with low total standing voltage and reduced switches count
    Arif, M. Saad Bin
    Sarwer, Zeeshan
    Siddique, Marif Daula
    Md. Ayob, Shahrin
    Iqbal, Atif
    Mekhilef, Saad
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (06) : 1757 - 1775
  • [23] Symmetrical And Asymmetrical Topology of Cascaded Multilevel Inverter With Reduced Number of Switches And DC Sources
    Nanda, Lipika
    Bharti, Privesh
    Dasgupta, A.
    2019 1ST IEEE INTERNATIONAL CONFERENCE ON SUSTAINABLE ENERGY TECHNOLOGIES AND SYSTEMS (IEEE-ICSETS 2019), 2019, : 230 - 235
  • [24] A New General Topology for Asymmetrical Multilevel Inverter with Reduced Number o Switching Components
    Boora, Kamaldeep
    Kumar, Jagdish
    Himanshu
    2017 RECENT DEVELOPMENTS IN CONTROL, AUTOMATION AND POWER ENGINEERING (RDCAPE), 2017, : 66 - 71
  • [25] A Multilevel Inverter Topology with Reduced Switches
    Ahmad, Mafaz
    Ul Mehmood, Mussawir
    Nawaz, Habiba
    Umair, Muhammad
    Hussian, Qasim
    Raza, Muhammad Ahmed
    2018 IEEE 21ST INTERNATIONAL MULTI-TOPIC CONFERENCE (INMIC), 2018,
  • [26] Advanced Multilevel Inverter topology with minimum use of power electronic devices
    Machhindra, Purkar Vishal
    Waware, M. M.
    2017 INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING, INSTRUMENTATION AND CONTROL TECHNOLOGIES (ICICICT), 2017, : 1038 - 1042
  • [27] An Optimized Multilevel Inverter Topology with Asymmetrical DC Sources for Photovoltaic Power Generation Interface
    Chaaban, Mohamed Amer
    Manjrekar, Madhav
    Sahu, Prasanth Kumar
    Xue, Yaosuo
    2015 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2015, : 6881 - 6887
  • [28] Asymmetrical eleven-level inverter topology with reduced power semiconductor switches, total standing voltage and cost factor
    Mustafa, Uvais
    Bin Arif, M. Saad
    Kennel, Ralph
    Abdelrahem, Mohamed
    IET POWER ELECTRONICS, 2022, 15 (05) : 395 - 411
  • [29] A Generalized Series-Connected Multilevel Inverter (MLI) Based on Reduced Power Electronic Devices for Symmetrical/Asymmetrical Sources
    Bidyut Mahato
    Saikat Majumdar
    Kartick Chandra Jana
    Amit Agrawal
    Ashish Shrivastava
    Arabian Journal for Science and Engineering, 2023, 48 : 5907 - 5924
  • [30] A Generalized Series-Connected Multilevel Inverter (MLI) Based on Reduced Power Electronic Devices for Symmetrical/Asymmetrical Sources
    Mahato, Bidyut
    Majumdar, Saikat
    Jana, Kartick Chandra
    Agrawal, Amit
    Shrivastava, Ashish
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2023, 48 (05) : 5907 - 5924