A low jitter triple-band digital LC PLL in 130nm CMOS

被引:5
|
作者
Da Dalt, N [1 ]
Thaller, E [1 ]
Gregorius, P [1 ]
Gazsi, L [1 ]
机构
[1] Infineon Technol Austria AG, Villach, Austria
关键词
D O I
10.1109/ESSCIR.2004.1356695
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fully integrated digital LC PLL for low jitter frequency synthesis in a standard digital 130nm CMOS technology is presented. The PLL features a fully digital core and a digitally controlled LC oscillator. It supports triple-band operation in multi-GHz range (2.1GHz, 3.3GHz and 4.4GHz) with a single programmable coil, resulting in a die area as small as 0.24mm(2). While consuming 16mA of current, the PLL achieves an outstanding long-term jitter of 640fs, which compares with the most advanced analog PLLs. Its digital nature makes it easily implementable in the main stream digital CMOS technologies, robust against noise and thus ideal for application as low jitter clock multiplying unit in digital intensive systems on chip (SoCs).
引用
收藏
页码:371 / 374
页数:4
相关论文
共 50 条
  • [1] Compact triple-band low-jitter digital LC PLL with programmable coil in 130-nm CMOS
    Da Dalt, N
    Thaller, E
    Gregorius, P
    Gazsi, L
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (07) : 1482 - 1490
  • [2] A 12 GHz low-jitter LC-VCO PLL in 130 nm CMOS
    You, Y.
    Chen, J.
    Feng, Y.
    Tang, Y.
    Huang, D.
    Rui, W.
    Gong, D.
    Liu, T.
    Ye, J.
    [J]. JOURNAL OF INSTRUMENTATION, 2015, 10
  • [3] A low jitter PLL in a 90 nm CMOS digital process
    Yin, Haifeng
    Wang, Feng
    Liu, Jun
    Mao, Zhigang
    [J]. Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2008, 29 (08): : 1511 - 1516
  • [4] An ultra-low-power quadrature PLL in 130nm CMOS for impulse radio receivers
    Van Helleputte, Nick
    Gielen, Georges
    [J]. 2007 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE, 2007, : 63 - 66
  • [5] An integrated Balun for dual-band LC tank VCO in 130nm CMOS/SOI
    Geynet, L
    de Foucauld, E
    Cartalade, D
    Jacquemod, G
    [J]. 2005 IEEE International SOI Conference, Proceedings, 2005, : 79 - 80
  • [6] Digital Low-Power High-Band UWB Pulse Generator in 130nm CMOS Process
    Jung, Chang-Uk
    Yoo, Hyun-Jin
    Eo, Yun-Seong
    [J]. 2012 ASIA-PACIFIC MICROWAVE CONFERENCE (APMC 2012), 2012, : 652 - 654
  • [7] 2-GHz Band Ultra-Low-Voltage LC-VCO IC in 130nm CMOS Technology
    Yang, Xin
    Xu, Kangyang
    Wang, Wei
    Uchida, Yorikatsu
    Yoshimasu, Toshihiko
    [J]. 2013 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2013,
  • [8] A Low Band Cellular Terminal Antenna Impedance Tuner in 130nm CMOS-SOI Technology
    Lindstrand, Jonas
    Vasilev, Ivaylo
    Sjoland, Henrik
    [J]. PROCEEDINGS OF THE 40TH EUROPEAN SOLID-STATE CIRCUIT CONFERENCE (ESSCIRC 2014), 2014, : 459 - 462
  • [9] Low-Leakage ESD Structures in 130nm CMOS Technology
    Nagy, Lukas
    Chvala, Ales
    Stopjakova, Viera
    [J]. PROCEEDINGS OF THE 2020 30TH INTERNATIONAL CONFERENCE RADIOELEKTRONIKA (RADIOELEKTRONIKA), 2020, : 177 - 180
  • [10] A Multiband 130nm CMOS Low Noise Amplifier for LTE Bands
    Kamsani, Noor Ain
    Thangasamy, Veeraiyah
    Bukhori, Muhammad Faiz
    Shafie, Suhaide
    [J]. 2015 IEEE INTERNATIONAL CIRCUITS AND SYSTEMS SYMPOSIUM (ICSYS), 2015, : 106 - 110