共 50 条
- [3] A low jitter PLL in a 90 nm CMOS digital process [J]. Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2008, 29 (08): : 1511 - 1516
- [4] An ultra-low-power quadrature PLL in 130nm CMOS for impulse radio receivers [J]. 2007 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE, 2007, : 63 - 66
- [5] An integrated Balun for dual-band LC tank VCO in 130nm CMOS/SOI [J]. 2005 IEEE International SOI Conference, Proceedings, 2005, : 79 - 80
- [6] Digital Low-Power High-Band UWB Pulse Generator in 130nm CMOS Process [J]. 2012 ASIA-PACIFIC MICROWAVE CONFERENCE (APMC 2012), 2012, : 652 - 654
- [7] 2-GHz Band Ultra-Low-Voltage LC-VCO IC in 130nm CMOS Technology [J]. 2013 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2013,
- [8] A Low Band Cellular Terminal Antenna Impedance Tuner in 130nm CMOS-SOI Technology [J]. PROCEEDINGS OF THE 40TH EUROPEAN SOLID-STATE CIRCUIT CONFERENCE (ESSCIRC 2014), 2014, : 459 - 462
- [9] Low-Leakage ESD Structures in 130nm CMOS Technology [J]. PROCEEDINGS OF THE 2020 30TH INTERNATIONAL CONFERENCE RADIOELEKTRONIKA (RADIOELEKTRONIKA), 2020, : 177 - 180
- [10] A Multiband 130nm CMOS Low Noise Amplifier for LTE Bands [J]. 2015 IEEE INTERNATIONAL CIRCUITS AND SYSTEMS SYMPOSIUM (ICSYS), 2015, : 106 - 110