Area Efficient Diminished 2n-1 Modulo Adder using Parallel Prefix Adder

被引:0
|
作者
Patel, Beerendra K. [1 ]
Kanungo, Jitendra [1 ]
机构
[1] Jaypee Univ Engn & Technol, Dept Elect & Commun Engn, Guna 473226, India
来源
关键词
Parallel Prefix adder; Computer arithmetic; Diminished-1; representation; VLSI IMPLEMENTATION; RESIDUE;
D O I
10.36909/jer.ICAPIE.15073
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Residue Number System has to carry free operation and its various applications like digital signal processing, multimedia, security purpose, and medical perception. Removes of the redundant logic operation require the group carry selection logic which is dependent on Parallel Prefix Adder design. Therefore the logic operation of the preprocessing unit of PPA is simplified form to save logic resources. This modified parallel prefix adder consumes less area as compared to the existing design. In this paper, we propose the parallel architecture based on a parallel prefix tree is helpful for computation at higher speed operation. The reported design consumes 24.1% more area and 26.4% more power compare to THE proposed parallel prefix adder design. The proposed PPA design using modified carry computation algorithm and reported design used diminished-1 modulo 2(n)+1 adder structure is presented. A presented modulo adder design using the proposed parallel prefix adder and improved carry computation used in the previously proposed design. The proposed diminished-1 modulo (2(n) +1) adder design shows a 24.5% saving in area-delay-product (ADP).
引用
收藏
页码:8 / 18
页数:11
相关论文
共 50 条
  • [1] Efficient Diminished-1 Modulo (2n +1) Adder Using Parallel Prefix Adder
    Singhal, Subodh Kumar
    Mohanty, B. K.
    Patel, Sujit Kumar
    Saxena, Gaurav
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (12)
  • [2] Area-time efficient modulo 2n-1 adder design using hybrid carry selection
    Lin, Su-Hon
    Shew, Ming-Hwa
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2008, E91D (02): : 361 - 362
  • [3] Efficient VLSI design of modulo 2n-1 adder using hybrid carry selection
    Lin, Su-Hon
    Sheu, Ming-Hwa
    Wang, Kuang-Hui
    Zhu, Jun-Jie
    Chen, Si-Ying
    2007 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, VOLS 1 AND 2, 2007, : 142 - 145
  • [4] High-speed redundant modulo 2n-1 adder
    Kbarbash, F.
    Chaudhry, G. M.
    2006 IEEE INTERNATIONAL CONFERENCE ON COMPUTER SYSTEMS AND APPLICATIONS, VOLS 1-3, 2006, : 80 - +
  • [5] AREA-TIME EFFICIENT MODULO 2(N)-1 ADDER DESIGN
    EFSTATHIOU, C
    NIKOLOS, D
    KALAMATIANOS, J
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1994, 41 (07): : 463 - 467
  • [6] Efficient Sign Detection using Parallel Prefix Adder
    Arthireena, S.
    Shanmugavadivel, G.
    2017 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, INSTRUMENTATION AND COMMUNICATION ENGINEERING (ICEICE), 2017,
  • [7] Modulo 2n ± 1 adder design using select-prefix blocks
    Efstathiou, C
    Vergos, HT
    Nikolos, D
    IEEE TRANSACTIONS ON COMPUTERS, 2003, 52 (11) : 1399 - 1406
  • [8] A Parallel Prefix Modulo-(2q+2q-1+1) Adder via Diminished-1 Representation of Residues
    Jaberipur, Ghassem
    Badri, D.
    Lee, Jeong-A
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (08) : 3104 - 3108
  • [9] Area-Time-Power Efficient Maximally Redundant Signed-Digit Modulo 2n-1 Adder and Multiplier
    Timarchi, Somayeh
    Akbarzadeh, Negar
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (05) : 2138 - 2164
  • [10] Efficient modulo 2n+1 adder architectures
    Vergos, H. T.
    Efstathiou, C.
    INTEGRATION-THE VLSI JOURNAL, 2009, 42 (02) : 149 - 157