Area Efficient Diminished 2n-1 Modulo Adder using Parallel Prefix Adder

被引:0
|
作者
Patel, Beerendra K. [1 ]
Kanungo, Jitendra [1 ]
机构
[1] Jaypee Univ Engn & Technol, Dept Elect & Commun Engn, Guna 473226, India
来源
关键词
Parallel Prefix adder; Computer arithmetic; Diminished-1; representation; VLSI IMPLEMENTATION; RESIDUE;
D O I
10.36909/jer.ICAPIE.15073
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Residue Number System has to carry free operation and its various applications like digital signal processing, multimedia, security purpose, and medical perception. Removes of the redundant logic operation require the group carry selection logic which is dependent on Parallel Prefix Adder design. Therefore the logic operation of the preprocessing unit of PPA is simplified form to save logic resources. This modified parallel prefix adder consumes less area as compared to the existing design. In this paper, we propose the parallel architecture based on a parallel prefix tree is helpful for computation at higher speed operation. The reported design consumes 24.1% more area and 26.4% more power compare to THE proposed parallel prefix adder design. The proposed PPA design using modified carry computation algorithm and reported design used diminished-1 modulo 2(n)+1 adder structure is presented. A presented modulo adder design using the proposed parallel prefix adder and improved carry computation used in the previously proposed design. The proposed diminished-1 modulo (2(n) +1) adder design shows a 24.5% saving in area-delay-product (ADP).
引用
收藏
页码:8 / 18
页数:11
相关论文
共 50 条
  • [31] Improved Area-Efficient Weighted Modulo 2n+1 Adder Design With Simple Correction Schemes
    Juang, Tso-Bing
    Chiu, Chin-Chieh
    Tsai, Ming-Yu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (03) : 198 - 202
  • [32] Corrections to "VLSI Design of Diminished-One Modulo 2n+1 Adder Using Circular Carry Selection"
    Juang, Tso-Bing
    Tsai, Ming-Yu
    Chiu, Chin-Chieh
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (03) : 260 - 261
  • [33] Fast parallel-prefix architectures for modulo 2n-1 addition with a single representation of zero
    Patel, Riyaz A.
    Benaissa, Mohammed
    Boussakta, Said
    IEEE TRANSACTIONS ON COMPUTERS, 2007, 56 (11) : 1484 - 1492
  • [34] An Efficient Power-Area-Delay Modulo 2n-1 Multiplier
    Timarchi, Somayeh
    Fazlali, Mahmood
    15TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS 2010), 2010, : 157 - 160
  • [35] Efficient random number generator using novel modulo 2n-2k-1 adder for RNS
    Shaji, Devika K.
    Jacob, Vinodkumar
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 1659 - 1663
  • [36] A New Fast and Area-Efficient Adder-Based Sign Detector for RNS {2n-1, 2n, 2n+1}
    Kumar, Sachin
    Chang, Chip-Hong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (07) : 2608 - 2612
  • [37] Area-Power Efficient Modulo 2n-1 and Modulo 2n+1 Multipliers for {2n-1, 2n, 2n+1} Based RNS
    Muralidharan, Ramya
    Chang, Chip-Hong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (10) : 2263 - 2274
  • [38] Residue adder design for the modulo set {2n-1; 2n; 2n+1-1} and its application in DCT architecture for HEVC
    Kopperundevi, P.
    Prakash, M. Surya
    2022 IEEE 3RD INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURE, TECHNOLOGY AND APPLICATIONS, VLSI SATA, 2022,
  • [39] EFFICIENT ARCHITECTURES FOR MODULO 2n-1 SQUARERS
    Spyrou, A.
    Bakalis, D.
    Vergos, H. T.
    2009 16TH INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING, VOLS 1 AND 2, 2009, : 687 - +
  • [40] Design and Implementation of a Power and Area Optimized Reconfigurable Superset Parallel Prefix Adder
    Ejtahed, S. A. H.
    Ghaznavi-Ghoushchi, M. B.
    2016 24TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2016, : 1655 - 1660