Two-Stage Multi-bit Flip-Flop Clustering with Useful Skew for Low Power

被引:1
|
作者
Kao, Hsu-Yu [1 ]
Hsu, Chu-Han [1 ]
Huang, Shih-Hsu [1 ]
机构
[1] Chung Yuan Christian Univ, Dept Elect Engn, Taoyuan, Taiwan
关键词
clock skew; clustering; integrated circuits; multi-bit flip-flops; low power design;
D O I
10.1109/iccet.2019.8726883
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the modern system-on-chip (SoC) design, high speed and low power are the two most important objectives. It is recognized that useful skew between registers can be utilized to increase the timing slack and multi-bit flip-flop (MBFF) can be utilized to save the clock power consumption. In this paper, we propose a two-stage design flow to perform the clustering of MBFF with useful skew to minimize the power consumption under timing constraints. In the first stage, we consider the use of conventional MBFF. In the second stage, we consider the use of loosely coupled MBFF (LC-MBFF). To our knowledge, our approach is the first work that combines clock skew scheduling, MBFF and LC-MBFF. Experiment result consistently show that our approach can greatly reduce the power consumption.
引用
收藏
页码:178 / 182
页数:5
相关论文
共 50 条
  • [1] Low Power Multi-Bit Flip-Flop Design for WSN Nodes
    Jayanthi, A.
    Bagavathi, A.
    2015 2ND INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2015, : 1418 - 1421
  • [2] Loosely coupled multi-bit flip-flop allocation for power reduction
    Moon, Hyoungseok
    Kim, Taewhan
    INTEGRATION-THE VLSI JOURNAL, 2017, 58 : 125 - 133
  • [3] INTEGRA: Fast Multi-Bit Flip-Flop Clustering for Clock Power Saving Based on Interval Graphs
    Jiang, Iris H. -R.
    Chang, Chih-Long
    Yang, Yu-Ming
    Tsai, Evan Y. -W.
    Chen, Lancer S. -F.
    ISPD 11: PROCEEDINGS OF THE 2011 ACM/SIGDA INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, 2011, : 115 - 121
  • [4] Crosstalk-aware multi-bit flip-flop generation for power optimization
    Hsu, Chih-Cheng
    Lin, Mark Po-Hung
    Chang, Yao-Tsung
    INTEGRATION-THE VLSI JOURNAL, 2015, 48 : 146 - 157
  • [5] Multi-Bit Non-Volatile Spintronic Flip-Flop
    Muench, Christopher
    Bishnoi, Rajendra
    Tahoori, Mehdi B.
    PROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2018, : 1229 - 1234
  • [6] Routability-constrained multi-bit flip-flop construction for clock power reduction
    Chen, Zhi-Wei
    Yan, Jin-Tai
    INTEGRATION-THE VLSI JOURNAL, 2013, 46 (03) : 290 - 300
  • [7] Efficient State-Dependent Power Model for Multi-bit Flip-Flop Banks
    Chae, Jung Kyu
    Bertrand, Severine
    Ollagnon, Pierre-Francois
    Mougeat, Paul
    Francois, Jean-Arnaud
    Chotin-Avot, Roselyne
    Mehrez, Habib
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 461 - 464
  • [8] Low-Power Folded Tree Architecture and Multi-Bit Flip-Flop Merging Technique for WSN Nodes
    Hemapriya, K.
    Karthikeyan, R.
    2014 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2014,
  • [9] A New Multi-Bit Flip-Flop Merging Mechanism for Power Consumption Reduction in the Physical Implementation Stage of ICs Conception
    Cherif, Lekbir
    Chentouf, Mohamed
    Benallal, Jalal
    Darmi, Mohammed
    Elgouri, Rachid
    Hmina, Nabil
    JOURNAL OF LOW POWER ELECTRONICS AND APPLICATIONS, 2019, 9 (01)
  • [10] Optimizating Power Consumption Using Multi-Bit Flip-Flop Technique In Tetris Game On FPGA
    Huan Minh Vo
    2017 INTERNATIONAL CONFERENCE ON SYSTEM SCIENCE AND ENGINEERING (ICSSE), 2017, : 530 - 533