Multi-Bit Non-Volatile Spintronic Flip-Flop

被引:0
|
作者
Muench, Christopher [1 ]
Bishnoi, Rajendra [1 ]
Tahoori, Mehdi B. [1 ]
机构
[1] KIT, CDNC, Karlsruhe, Germany
基金
欧盟地平线“2020”;
关键词
LEAKAGE CURRENT; LOW-POWER;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
As leakage increases proportionally with the technology downscaling, it becomes extremely challenging to manage to meet the total power budget. This is because, CMOS-based logic blocks can not be completely power-gated as their flip-flops always require a retention supply to hold the system states. Alternatively, their data can be stored in a separate memory during the standby mode, however, that results in a huge area and energy overhead. Spin Transfer Torque (STT) based non-volatile flip-flops can offer normally-off/instant-on computing features to reduce leakage by complete power shut-down without the need to transfer and restore system states separately. The non-volatile component of such flip-flops can he easily shared for the overall design optimizations. In this paper, we design a unique multi-bit non-volatile flip-flop architecture using STT devices to reduce the area and energy costs associated with non-volatile components. This architecture is developed based on the resource sharing principle using a custom design that enables the optimization for the area and energy consumption. Moreover, we have developed a framework in which we have replaced the conventional neighbor flip-flops in the layout with our proposed multi-bit non-volatile designs. Results show that using our multi-bit flip-flop architecture, we improve the system-level area and energy by 26% and 14% in average, respectively, compared to the standard single-bit non-volatile flip-flop design.
引用
收藏
页码:1229 / 1234
页数:6
相关论文
共 50 条
  • [1] Fault Tolerant Non-Volatile Spintronic Flip-Flop
    Bishnoi, Rajendra
    Oboril, Fabian
    Tahoori, Mehdi B.
    [J]. PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 261 - 264
  • [2] Non-Volatile Spintronic Flip-Flop Design for Energy-Efficient SEU and DNU Resilience
    Alghareb, Faris S.
    Zand, Ramtin
    DeMara, Ronald F.
    [J]. IEEE TRANSACTIONS ON MAGNETICS, 2019, 55 (03)
  • [3] A non-volatile flip-flop in magnetic FPGA chip
    Zhao, Weisheng
    Belhaire, E.
    Javerliac, V.
    Chappert, C.
    Dieny, B.
    [J]. IEEE DTIS: 2006 INTERNATIONAL CONFERENCE ON DESIGN & TEST OF INTEGRATED SYSTEMS IN NANOSCALE TECHNOLOGY, PROCEEDINGS, 2006, : 323 - 326
  • [4] Ferroelectric Transistor based Non-Volatile Flip-Flop
    Wang, Danni
    George, Sumitha
    Aziz, Ahmedullah
    Datta, S.
    Narayanan, Vijaykrishnan
    Gupta, Sumeet K.
    [J]. ISLPED '16: PROCEEDINGS OF THE 2016 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2016, : 10 - 15
  • [5] Low Power Multi-Bit Flip-Flop Design for WSN Nodes
    Jayanthi, A.
    Bagavathi, A.
    [J]. 2015 2ND INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2015, : 1418 - 1421
  • [6] Loosely coupled multi-bit flip-flop allocation for power reduction
    Moon, Hyoungseok
    Kim, Taewhan
    [J]. INTEGRATION-THE VLSI JOURNAL, 2017, 58 : 125 - 133
  • [7] A novel non-volatile flip-flop using a ferroelectric capacitor
    Ueda, M
    Otsuka, T
    Toyoda, K
    Morimoto, K
    Morita, K
    [J]. ISAF 2002: PROCEEDINGS OF THE 13TH IEEE INTERNATIONAL SYMPOSIUM ON APPLICATIONS OF FERROELECTRICS, 2002, : 155 - 158
  • [8] Spin-MTJ based Non-Volatile Flip-Flop
    Zhao, Weisheng
    Belhaire, Eric
    Chappert, Claude
    [J]. 2007 7TH IEEE CONFERENCE ON NANOTECHNOLOGY, VOL 1-3, 2007, : 399 - +
  • [9] Crosstalk-aware multi-bit flip-flop generation for power optimization
    Hsu, Chih-Cheng
    Lin, Mark Po-Hung
    Chang, Yao-Tsung
    [J]. INTEGRATION-THE VLSI JOURNAL, 2015, 48 : 146 - 157
  • [10] Slack Budgeting and Slack to Length Converting for Multi-bit Flip-Flop Merging
    Lu, Chia-Chieh
    Lin, Rung-Bin
    [J]. DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 1837 - 1842