Two-Stage Multi-bit Flip-Flop Clustering with Useful Skew for Low Power

被引:1
|
作者
Kao, Hsu-Yu [1 ]
Hsu, Chu-Han [1 ]
Huang, Shih-Hsu [1 ]
机构
[1] Chung Yuan Christian Univ, Dept Elect Engn, Taoyuan, Taiwan
关键词
clock skew; clustering; integrated circuits; multi-bit flip-flops; low power design;
D O I
10.1109/iccet.2019.8726883
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the modern system-on-chip (SoC) design, high speed and low power are the two most important objectives. It is recognized that useful skew between registers can be utilized to increase the timing slack and multi-bit flip-flop (MBFF) can be utilized to save the clock power consumption. In this paper, we propose a two-stage design flow to perform the clustering of MBFF with useful skew to minimize the power consumption under timing constraints. In the first stage, we consider the use of conventional MBFF. In the second stage, we consider the use of loosely coupled MBFF (LC-MBFF). To our knowledge, our approach is the first work that combines clock skew scheduling, MBFF and LC-MBFF. Experiment result consistently show that our approach can greatly reduce the power consumption.
引用
收藏
页码:178 / 182
页数:5
相关论文
共 50 条
  • [31] ECRL-based low power flip-flop design
    Ng, KW
    Lau, KT
    MICROELECTRONICS JOURNAL, 2000, 31 (05) : 365 - 370
  • [32] DESIGN OF LOW POWER DIFFERENTIAL CONDITIONAL CAPTURING FLIP-FLOP
    Kasiselvanathan, M.
    Saranya, P.
    Lakshmi, A. Seetha
    Sivasakthi, S.
    SECOND INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET 2014), 2014, : 233 - 236
  • [33] FGMOS flip-flop for low-power signal processing
    Cisneros-Sinencio, Luis F.
    Diaz-Sanchez, Alejandro
    Ramirez-Angulo, Jaime
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2013, 100 (12) : 1683 - 1689
  • [34] Ultra-Low Power Subthreshold Flip-Flop Design
    Fisher, Sagi
    Teman, Adam
    Vaysman, Dmitry
    Gertsman, Alexander
    Yadid-Pecht, Orly
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1573 - 1576
  • [35] VLFF — A very low-power flip-flop with only two clock transistors
    Maheshwari, Yugal Kishore
    Sachdev, Manoj
    Integration, 2025, 100
  • [36] A scan Flip-Flop for low-power scan operation
    Tsiatouhas, Yiorgos
    Arapoyanni, Angela
    Skias, Dionisis
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 439 - +
  • [37] VLFF - A Very Low-power Flip-flop with only Two Clock Transistors
    Maheshwari, Yugal
    Sachdev, Manoj
    2023 IEEE 36TH INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE, SOCC, 2023, : 324 - 329
  • [38] A Novel Flip-Flop Design for Low Power Clocking System
    Noble, G.
    Sakthivel, S. M.
    2013 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2013, : 627 - 631
  • [39] An ultra low-power output feedback flip-flop
    Phyu, MW
    Goh, WL
    Yeo, KS
    PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 341 - 344
  • [40] A Novel Modified Low Power Pulse Triggered Flip-Flop
    Samal, Lopamudra
    Sahoo, Sauvagya Ranjan
    Samal, Chiranjibi
    2017 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, COMMUNICATION, COMPUTER, AND OPTIMIZATION TECHNIQUES (ICEECCOT), 2017, : 482 - 488