共 50 条
- [42] A Schmitt-Trigger-Based Low-Voltage 11 T SRAM Cell for Low-Leakage in 7-nm FinFET Technology [J]. Circuits, Systems, and Signal Processing, 2022, 41 : 3081 - 3105
- [43] Design and Optimization of 6T SRAM using Vertically Stacked Nanowire MOSFETs [J]. 2013 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS (VLSI-TSA), 2013,
- [45] A Low-Voltage 6T Dual-Port Configured SRAM with Wordline Boost in 28 nm FD-SOI [J]. ESSCIRC 2021 - IEEE 47TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2021, : 459 - 462
- [49] A novel two-port 6T CMOS SRAM cell structure for low-voltage VLSI SRAM with single-bit-line simultaneous read-and-write access (SBLSRWA) capability [J]. ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 733 - 736
- [50] Analysis of TFET based 6T SRAM cells implemented with state of the art silicon nanowires [J]. PROCEEDINGS OF THE 2014 44TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC 2014), 2014, : 282 - 285