An Area Efficient Low-Voltage 6-T SRAM Cell Using Stacked Silicon Nanowires

被引:0
|
作者
Huang, Ya-Chi [1 ]
Chiang, Meng-Hsueh [1 ]
Wang, Shui-Jinn [1 ]
Gupta, Sumeet Kumar [2 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 701, Taiwan
[2] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
关键词
6-T SRAM; gate-all-around MOSFET; in-situ doping; multi-V-t; stacked nanowire;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
An area efficient low-voltage 6-T SRAM cell using stacked silicon nanowires is proposed. Among emerging CMOS devices, nanowire (NW) / gate-all-around (GAA) silicon MOSFETs have shown advantages for scaling features as the semiconductor technology continues to progress. While preserving the intrinsic GAA advantages, this paper provides a design methodology for the optimal and feasible manufacturability with different doping concentrations to achieve high density design and assesses the performance via three-dimensional TCAD simulation. However, due to limited atoms in the extremely scaled channel, a heavy doping with in-situ doping process is needed. In addition, using vertical stacked gate-all-around MOSFETs to achieve high density in the same layout area with the proposed multi-threshold doping scheme is beneficial for system on chip (SoC) application. Circuit performance projection of the 6-T SRAM is provided based on balanced read and write performances.
引用
收藏
页码:117 / 120
页数:4
相关论文
共 50 条
  • [41] A Schmitt-Trigger-Based Low-Voltage 11 T SRAM Cell for Low-Leakage in 7-nm FinFET Technology
    Abbasian, Erfan
    Mani, Elangovan
    Gholipour, Morteza
    Karamimanesh, Mehrzad
    Sahid, Mohd
    Zaidi, Adil
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2022, 41 (06) : 3081 - 3105
  • [42] A Schmitt-Trigger-Based Low-Voltage 11 T SRAM Cell for Low-Leakage in 7-nm FinFET Technology
    Erfan Abbasian
    Elangovan Mani
    Morteza Gholipour
    Mehrzad Karamimanesh
    Mohd Sahid
    Adil Zaidi
    [J]. Circuits, Systems, and Signal Processing, 2022, 41 : 3081 - 3105
  • [43] Design and Optimization of 6T SRAM using Vertically Stacked Nanowire MOSFETs
    Tsai, Ming-Fu
    Fan, Ming-Long
    Pao, Chia-Hao
    Chen, Yin-Nien
    Hu, Vita Pi-Ho
    Su, Pin
    Chuang, Ching-Te
    [J]. 2013 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS (VLSI-TSA), 2013,
  • [44] Metal node contact TFT SRAM cell for high-speed, low-voltage applications
    Son, KS
    Kwon, SW
    Lee, YJ
    Kim, DH
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1999, 46 (04) : 805 - 806
  • [45] A Low-Voltage 6T Dual-Port Configured SRAM with Wordline Boost in 28 nm FD-SOI
    Nouripayam, Masoud
    Rodrigues, Joachim
    Luo, Xiao
    Johansson, Tom
    Mohammadi, Babak
    [J]. ESSCIRC 2021 - IEEE 47TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2021, : 459 - 462
  • [46] An 8T-SRAM for variability tolerance and low-voltage operation in high-performance caches
    Chang, Leland
    Montoye, Robert K.
    Nakamura, Yutaka
    Batson, Kevin A.
    Eickemeyer, Richard J.
    Dennard, Robert H.
    Haensch, Wilfried
    Jamsek, Damir
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (04) : 956 - 963
  • [47] A Low-Voltage SRAM Sense Amplifier With Offset Cancelling Using Digitized Multiple Body Biasing
    Liu, Bingyan
    Cai, Jiangzheng
    Yuan, Jia
    Hei, Yong
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (04) : 442 - 446
  • [48] Performance and Area Scaling Benefits of FD-SOI Technology for 6-T SRAM Cells at the 22-nm Node
    Shin, Changhwan
    Cho, Min Hee
    Tsukamoto, Yasumasa
    Nguyen, Bich-Yen
    Mazure, Carlos
    Nikolic, Borivoje
    Liu, Tsu-Jae King
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (06) : 1301 - 1309
  • [49] A novel two-port 6T CMOS SRAM cell structure for low-voltage VLSI SRAM with single-bit-line simultaneous read-and-write access (SBLSRWA) capability
    Wang, BT
    Kuo, JB
    [J]. ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 733 - 736
  • [50] Analysis of TFET based 6T SRAM cells implemented with state of the art silicon nanowires
    Strangio, Sebastiano
    Palestri, Pierpaolo
    Esseni, David
    Selmi, Luca
    Crupi, Felice
    [J]. PROCEEDINGS OF THE 2014 44TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC 2014), 2014, : 282 - 285