共 50 条
- [21] Gate-level modeling of leakage current failure induced by total dose for the generation of worst-case test vectors [J]. IEEE Transactions on Nuclear Science, 1996, 43 (6 Pt 1): : 3189 - 3196
- [22] Test generation for ultra-large circuits using ATPG constraints and test-pattern templates [J]. INTERNATIONAL TEST CONFERENCE 1996, PROCEEDINGS, 1996, : 13 - 20
- [23] Diagnostic Test Generation for Transition Faults Using a Stuck-at ATPG Tool [J]. ITC: 2009 INTERNATIONAL TEST CONFERENCE, 2009, : 462 - +
- [25] Combinational test generation for acyclic sequential circuits using a balanced ATPG model [J]. VLSI DESIGN 2001: FOURTEENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2001, : 143 - 148
- [26] High level test generation/SW based embedded test [J]. 14TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 459 - 459
- [28] Delay test generation for processors combining RTL and gate level netlist [J]. Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao, 2006, 1 (75-81):
- [29] Test Case Generation for Concurrent Systems Using Event Structures [J]. TESTS AND PROOFS, TAP 2015, 2015, 9154 : 19 - 37
- [30] Functional fault equivalence and diagnostic test generation in combinational logic circuits using conventional ATPG [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2005, 21 (05): : 495 - 502