Modular test generation and concurrent transparency-based test translation using gate-level ATPG

被引:0
|
作者
Makris, Y [1 ]
Orailoglu, A [1 ]
Vishakantaiah, P [1 ]
机构
[1] Univ Calif San Diego, CSE Dept, La Jolla, CA 92093 USA
关键词
D O I
10.1109/CICC.2000.852621
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We introduce a hierarchical test generation methodology for modular designs, employing exclusively gate-level ATPG. Based on the notion of modular transparency, the search space of the design is reduced to alleviate the complexity of gate-level test generation. Although ATPG is applied at the full circuit, faults in each module are targeted individually, while the surrounding modules are replaced by their much simpler, transparency-equivalent logic. As analyzed theoretically and as demonstrated through a set of experimental data, the proposed methodology results in significant test generation speed-up, while preserving comparable fault coverage and vector count to full-circuit gate-level ATPG.
引用
收藏
页码:75 / 78
页数:4
相关论文
共 50 条
  • [21] Gate-level modeling of leakage current failure induced by total dose for the generation of worst-case test vectors
    Abou-Auf, A.A.
    [J]. IEEE Transactions on Nuclear Science, 1996, 43 (6 Pt 1): : 3189 - 3196
  • [22] Test generation for ultra-large circuits using ATPG constraints and test-pattern templates
    Wohl, P
    Waicukauski, J
    [J]. INTERNATIONAL TEST CONFERENCE 1996, PROCEEDINGS, 1996, : 13 - 20
  • [23] Diagnostic Test Generation for Transition Faults Using a Stuck-at ATPG Tool
    Higami, Yoshinobu
    Kurose, Yosuke
    Ohno, Satoshi
    Yamaoka, Hironori
    Takahashi, Hiroshi
    Shimizu, Yoshihiro
    Aikyo, Takashi
    Takamatsu, Yuzo
    [J]. ITC: 2009 INTERNATIONAL TEST CONFERENCE, 2009, : 462 - +
  • [24] High-level delay test generation for modular circuits
    Yi, J
    Hayes, JP
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (03) : 576 - 590
  • [25] Combinational test generation for acyclic sequential circuits using a balanced ATPG model
    Kim, YC
    Agrawal, VD
    Saluja, KK
    [J]. VLSI DESIGN 2001: FOURTEENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2001, : 143 - 148
  • [26] High level test generation/SW based embedded test
    Parvathala, P
    [J]. 14TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 459 - 459
  • [27] Crosstalk delay analysis of a 0.13=μm node test chip and precise gate-level simulation technology
    Sasaki, Y
    Sato, M
    Kuramoto, M
    Kikuchi, F
    Kawashima, T
    Masuda, H
    Yano, K
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (05) : 702 - 708
  • [28] Delay test generation for processors combining RTL and gate level netlist
    Advanced Test Technology Laboratory, Institute of Computing Technology, Chinese Academy of Sciences, Beijing 100080, China
    不详
    [J]. Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao, 2006, 1 (75-81):
  • [29] Test Case Generation for Concurrent Systems Using Event Structures
    Athanasiou, Konstantinos
    Ponce-de-Leon, Hernan
    Schwoon, Stefan
    [J]. TESTS AND PROOFS, TAP 2015, 2015, 9154 : 19 - 37
  • [30] Functional fault equivalence and diagnostic test generation in combinational logic circuits using conventional ATPG
    Veneris, A
    Chang, R
    Abadir, MS
    Seyedi, S
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2005, 21 (05): : 495 - 502