共 50 条
- [41] PARALLEL-PATH COMPLIANT STRUCTURES AS ELECTRICAL INTERCONNECTS PROCEEDINGS OF THE ASME INTERNATIONAL MECHANICAL ENGINEERING CONGRESS AND EXPOSITION 2010, VOL 4, 2012, : 491 - +
- [42] Time-Domain Orthogonal Finite-Element Reduction-Recovery (OrFE-RR) Method for Fast and Accurate Broadband Simulation of Die-Package Interaction 2008 IEEE-EPEP ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2008, : 269 - 272
- [43] Development of 3-D Silicon Die Stacked Package Using Flip Chip Technology with Micro Bump Interconnects 2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 980 - +
- [44] Electrical performance of compliant wafer level package 51ST ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2001, : 1380 - 1383
- [45] Studies on Die-to-Substrate Interconnects for High-Q PCB Inductors 2013 IEEE 20TH INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2013, : 633 - 636
- [46] Cost analysis of compliant wafer level package 50TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 2000 PROCEEDINGS, 2000, : 1634 - 1639
- [47] Compliant wafer level package for enhanced reliability HDP'07: PROCEEDINGS OF THE 2007 INTERNATIONAL SYMPOSIUM ON HIGH DENSITY PACKAGING AND MICROSYSTEM INTEGRATION, 2007, : 64 - +
- [48] A Distributed Theory for Contactless Interconnects at Terahertz Frequencies IEEE MICROWAVE AND WIRELESS TECHNOLOGY LETTERS, 2024, 34 (08): : 975 - 978
- [49] Design and measurement for high-speed interconnects between chip package, connector and PCB board 2019 IEEE 28TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS 2019), 2019,
- [50] Impact of Use Conditions on Dielectric and Conductor Material Models for High-Speed Package Interconnects IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2019, 9 (10): : 1942 - 1951