Compliant die-package interconnects at high frequencies

被引:6
|
作者
Braunisch, H [1 ]
Hwang, KP [1 ]
Emery, RD [1 ]
机构
[1] Intel Corp, Components Res, Chandler, AZ 85226 USA
关键词
D O I
10.1109/ECTC.2004.1320272
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We investigate the concern that compliant interconnects due to their generally long, thin shape will introduce extra insertion loss for high-frequency signals, due to the added inductance at the die-package interface. We show that, as expected, an increase of the inductance in an inductive and resistive transition always causes additional insertion loss. However, in a complete system on-die drivers and receivers are connected to the die-package interface. Considering a capacitive and inductive-resistive transition, we show that for a given total pad capacitance there exists an optimal inductance that leads to a minimization of the insertion loss at the die-package interface. We refer to this as the pad capacitance compensation effect. As a significant finding, it appears that compliant interconnects can add some but not too much inductance at the die-package interface, so that the high-speed performance is actually improved. As an electromagnetically sound proof of the pad capacitance compensation concept, we perform full-wave simulations of variations of a generic die-package interface. Helical spring structures with different pitches and standard bumps are compared. Based on an appropriate post-processing of the simulation results the pad capacitance compensation effect for compliant interconnects is confirmed. As a final step, equivalent lumped-element representations (with frequency-dependent parameters) are derived directly from the simulated S parameters and a comparison with a 3-D quasistatic computation is made. This shows that the improved insertion loss for compliant interconnects is indeed correlated with an increased inductance of the structures.
引用
收藏
页码:1237 / 1243
页数:7
相关论文
共 50 条
  • [41] PARALLEL-PATH COMPLIANT STRUCTURES AS ELECTRICAL INTERCONNECTS
    Okereke, Raphael
    Kacker, Karan
    Sitaraman, Suresh K.
    PROCEEDINGS OF THE ASME INTERNATIONAL MECHANICAL ENGINEERING CONGRESS AND EXPOSITION 2010, VOL 4, 2012, : 491 - +
  • [42] Time-Domain Orthogonal Finite-Element Reduction-Recovery (OrFE-RR) Method for Fast and Accurate Broadband Simulation of Die-Package Interaction
    Chen, Duo
    Jiao, Dan
    2008 IEEE-EPEP ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2008, : 269 - 272
  • [43] Development of 3-D Silicon Die Stacked Package Using Flip Chip Technology with Micro Bump Interconnects
    Vempati, Srinivasa Rao
    Su, Nandar
    Khong, Chee Houe
    Lim, Ying Ying
    Vaidyanathan, Kripesh
    Lau, John H.
    Liew, B. P.
    Au, K. Y.
    Tanary, Susanto
    Fenner, Andy
    Erich, Robert
    Milla, Juan
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 980 - +
  • [44] Electrical performance of compliant wafer level package
    Patel, CS
    Martin, K
    Meindl, JD
    51ST ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2001, : 1380 - 1383
  • [45] Studies on Die-to-Substrate Interconnects for High-Q PCB Inductors
    Pourakbar, Mohammadreza
    Linton, Lance
    Rivet, Francois
    Faulkner, Michael
    2013 IEEE 20TH INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2013, : 633 - 636
  • [46] Cost analysis of compliant wafer level package
    Patel, CS
    Realff, M
    Merriweather, S
    Power, C
    Martin, K
    Meindl, JD
    50TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 2000 PROCEEDINGS, 2000, : 1634 - 1639
  • [47] Compliant wafer level package for enhanced reliability
    Gao, Guilian
    Habal, Bel
    Oganesian, Vage
    Honer, Ken
    HDP'07: PROCEEDINGS OF THE 2007 INTERNATIONAL SYMPOSIUM ON HIGH DENSITY PACKAGING AND MICROSYSTEM INTEGRATION, 2007, : 64 - +
  • [48] A Distributed Theory for Contactless Interconnects at Terahertz Frequencies
    Jungwirth, Nicholas R.
    Bosworth, Bryan T.
    Hagerstrom, Aaron M.
    Papac, Meagan C.
    Marksz, Eric J.
    Cheron, Jerome
    Smith, Kassiopeia
    Stelson, Angela C.
    Feldman, Ari
    Williams, Dylan F.
    Long, Christian J.
    Orloff, Nathan D.
    IEEE MICROWAVE AND WIRELESS TECHNOLOGY LETTERS, 2024, 34 (08): : 975 - 978
  • [49] Design and measurement for high-speed interconnects between chip package, connector and PCB board
    Hu, Kaisheng
    2019 IEEE 28TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS 2019), 2019,
  • [50] Impact of Use Conditions on Dielectric and Conductor Material Models for High-Speed Package Interconnects
    Geyik, Cemil S.
    Mekonnen, Yidnekachew S.
    Zhang, Zhichao
    Aygun, Kemal
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2019, 9 (10): : 1942 - 1951