Compliant die-package interconnects at high frequencies

被引:6
|
作者
Braunisch, H [1 ]
Hwang, KP [1 ]
Emery, RD [1 ]
机构
[1] Intel Corp, Components Res, Chandler, AZ 85226 USA
关键词
D O I
10.1109/ECTC.2004.1320272
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We investigate the concern that compliant interconnects due to their generally long, thin shape will introduce extra insertion loss for high-frequency signals, due to the added inductance at the die-package interface. We show that, as expected, an increase of the inductance in an inductive and resistive transition always causes additional insertion loss. However, in a complete system on-die drivers and receivers are connected to the die-package interface. Considering a capacitive and inductive-resistive transition, we show that for a given total pad capacitance there exists an optimal inductance that leads to a minimization of the insertion loss at the die-package interface. We refer to this as the pad capacitance compensation effect. As a significant finding, it appears that compliant interconnects can add some but not too much inductance at the die-package interface, so that the high-speed performance is actually improved. As an electromagnetically sound proof of the pad capacitance compensation concept, we perform full-wave simulations of variations of a generic die-package interface. Helical spring structures with different pitches and standard bumps are compared. Based on an appropriate post-processing of the simulation results the pad capacitance compensation effect for compliant interconnects is confirmed. As a final step, equivalent lumped-element representations (with frequency-dependent parameters) are derived directly from the simulated S parameters and a comparison with a 3-D quasistatic computation is made. This shows that the improved insertion loss for compliant interconnects is indeed correlated with an increased inductance of the structures.
引用
收藏
页码:1237 / 1243
页数:7
相关论文
共 50 条
  • [1] High-density compliant die-package interconnects
    Muthukumar, Sriram
    Hill, Charles D.
    Ford, Stan
    Worwag, Wojciech
    Dambrauskas, Tony
    Challela, Palmer C.
    Dory, Thomas S.
    Patel, Neha M.
    Ramsay, Edward L.
    Chau, David S.
    56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 1233 - +
  • [2] Die-Package Stress Interaction Impact on Transistor Performance
    Leatherman, Gerald S.
    Xu, Jessica
    Hicks, Jeffrey
    Kilic, Bahattin
    Pantuso, Daniel
    2012 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2012,
  • [3] Transistor Performance Impact Due to Die-Package Mechanical Stress
    Leatherman, Gerald S.
    Hicks, Jeffrey
    Kilic, Bahattin
    Pantuso, Daniel
    Xu, Guanghai
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2013, 13 (02) : 350 - 356
  • [4] A Package Demonstration with Solder Free Compliant Flexible Interconnects
    Shubin, I.
    Chow, A.
    Cunningham, J.
    Giere, M.
    Nettleton, N.
    Pinckney, N.
    Shi, J.
    Simons, J.
    Hopkins, R.
    Mitchell, J.
    Douglas, D.
    Chow, E. M.
    DeBruyker, D.
    Cheng, B.
    Anderson, G.
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1429 - 1435
  • [5] Package Demonstration of an Interposer with Integrated TSVs and Flexible Compliant Interconnects
    Shubin, I.
    Chow, E. M.
    Chow, A.
    De Bruyker, D.
    Thacker, H. D.
    Fujimoto, K.
    Raj, K.
    Krishnamoorthy, A. V.
    Mitchell, J. G.
    Cunningham, J. E.
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 329 - 333
  • [6] Package-on-Package with Very Fine Pitch Interconnects for High Bandwidth
    Mohammed, Ilyas
    Co, Reynaldo
    Katkar, Rajesh
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 922 - 928
  • [7] A Novel Flexible On-Die Decoupling Scheme Using Package Interconnects
    Chand, Kundan
    Oh, Dan
    Liu, Hui
    Shi, Hong
    2013 IEEE 22ND CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2013, : 155 - 158
  • [8] Chip Package Interaction with Cu Pillar Interconnects - Impact of Die Warpage
    Boehme, Bjoern
    Sy, Markel
    Capecchi, Simone
    Breuer, Dirk
    Cheng, Ta-Chien
    Goetze, Christian
    Kuechenmeister, Frank
    2019 22ND EUROPEAN MICROELECTRONICS AND PACKAGING CONFERENCE & EXHIBITION (EMPC), 2019,
  • [9] On Package Optics for the High-Speed Serdes Interconnects
    Vaidyanathan, Ajay K.
    Yenubari, Praveen Kumar
    Shanmugapriya, D.
    Kumar, Sathish R.
    2022 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY & SIGNAL/POWER INTEGRITY, EMCSI, 2022, : 459 - 459
  • [10] Parallel Time-Domain Finite-Element Simulator of Linear Speedup and Electromagnetic Accuracy for the Simulation of Die-Package Interaction
    Chen, Duo
    Jiao, Dan
    Koh, Cheng-Kok
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (05): : 752 - 760