Test pattern compression using prelude vectors in fan-out scan chain with feedback architecture

被引:0
|
作者
Oh, N [1 ]
Kapur, R [1 ]
Williams, TW [1 ]
Sproch, J [1 ]
机构
[1] Synopsys Inc, Mountain View, CA 94043 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a new test compression technique that employs Fan-out SCAN chain with Feedback (FSCANF) architecture. It allows us to use prelude vectors to resolve dependencies created by fanning out multiple scan chains from a single scan-in pin. This paper describes the new proposed architecture as well as the algorithm that generates compressed test vectors using vertex coloring algorithm. The distribution of specified bits in each test pattern determines the compression ratio of the individual test pattern. Therefore, our technique optimizes the overall compression ratio and shows higher reduction in test data and application time than previous techniques, which use the extreme case of serializing all the scan chains in the presence of conflicts across the fanout scan chains. The FSCANF architecture has small hardware overhead and is independent of scan cell orders in the scan chains. Experimental results show that our technique significantly reduces both the test data volume and test application time in six of the largest ISCAS 89 sequential benchmark circuits compared to the previous techniques.
引用
收藏
页码:110 / 115
页数:6
相关论文
共 17 条
  • [1] Scan Cell Positioning for Boosting the Compression of Fan-Out Networks
    Ozgur Sinanoglu
    Mohammed Al-Mulla
    Noora A.Shunaiber
    Alex Orailoglu
    JournalofComputerScience&Technology, 2009, 24 (05) : 939 - 948
  • [2] Scan Cell Positioning for Boosting the Compression of Fan-Out Networks
    Sinanoglu, Ozgur
    Al-Mulla, Mohammed
    Shunaiber, Noora A.
    Orailoglu, Alex
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2009, 24 (05) : 939 - 948
  • [3] Scan Cell Positioning for Boosting the Compression of Fan-Out Networks
    Ozgur Sinanoglu
    Mohammed Al-Mulla
    Noora A. Shunaiber
    Alex Orailoglu
    Journal of Computer Science and Technology, 2009, 24 : 939 - 948
  • [4] Test Pattern Decompression in Parallel Scan Chain Architecture
    Chloupek, Martin
    Jenicek, Jiri
    Novak, Ondrej
    Rozkovec, Martin
    PROCEEDINGS OF THE 2013 IEEE 16TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2013, : 219 - 223
  • [5] Test pattern decompression using a scan chain
    Novák, O
    Nosek, J
    2001 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2001, : 110 - 115
  • [6] Multiple fault detection in fan-out free circuits using minimal single fault test set
    Lai, K
    Lala, PK
    IEEE TRANSACTIONS ON COMPUTERS, 1996, 45 (06) : 763 - 765
  • [7] Using on-chip test pattern compression for full scan SoC designs
    Lang, H
    Pfeiffer, J
    Maguire, J
    INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, : 638 - 643
  • [8] Low-Power Scan Testing for Test Data Compression Using a Routing-Driven Scan Architecture
    Xiang, Dong
    Hu, Dianwei
    Xu, Qiang
    Orailoglu, Alex
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (07) : 1101 - 1105
  • [9] Low-power scan testing for test data compression using a routing-driven scan architecture
    Xiang, Dong
    Hu, Dianwei
    Xu, Qiang
    Orailoglu, Alex
    IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2009, 28 (01) : 1101 - 1105
  • [10] Encoding Test Pattern of System-on-Chip (SOC) Using Annular Scan Chain
    Huang, Guilin
    Zhang, Zhengjin
    Wang, Honghai
    Jiang, Jiabao
    Wu, Qilin
    SECURITY AND COMMUNICATION NETWORKS, 2022, 2022