High-speed ΣΔ modulators with reduced timing jitter sensitivity

被引:46
|
作者
Luschas, S [1 ]
Lee, HS [1 ]
机构
[1] MIT, Cambridge, MA 02139 USA
关键词
amplitude noise; analog-to-digital converters (ADCs); clock jitter; phase noise; pulse shaping; sigma-delta modulators (Sigma Delta Ms); timing jitter;
D O I
10.1109/TCSII.2002.807575
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As higher and higher frequency signals are sampled, clock jitter limits the achievable signal-to-noise ratio (SNR) in an analog-to-digital converter (ADC). This clock jitter limit is reviewed for upfront sampled ADCs and continuous-time (CT) sigma-delta modulators (SigmaDeltaMs). A pulse-shaped feedback digital-to-analog converter (DAC) is proposed to mitigate the jitter-imposed SNR limit in CT SigmaDeltaMs. An intuitive analysis that compares the pulse-shaped DAC to conventional DACs is presented. This analysis as well as a more rigorous analysis shows that the pulse-shaped feedback SigmaDeltaM has potential for significant SNR improvement over conventional CT SigmaDeltaMs as well as any upfront sampled system. For typical jitter, phase and amplitude noise numbers, SNR improvement is on the order of 17 dB over a conventional CT E AM and 8 dB over an upfront sampled ADC for a 1-GHz input.
引用
收藏
页码:712 / 720
页数:9
相关论文
共 50 条
  • [1] THE SENSITIVITY OF HIGH-SPEED MODEMS TO PHASE JITTER
    DANILOV, BS
    [J]. TELECOMMUNICATIONS AND RADIO ENGINEERING, 1980, 34-5 (05) : 43 - 48
  • [2] The Effect of Timing Jitter on High-speed OFDM Systems
    Yang, Lei
    Fitzpatrick, Paul
    Armstrong, Jean
    [J]. AUSCTW: 2009 AUSTRALIAN COMMUNICATIONS THEORY WORKSHOP, 2009, : 12 - 16
  • [3] Continuous-time sigma-delta modulators with reduced timing jitter sensitivity based on time delays
    Hernández, L
    [J]. ELECTRONICS LETTERS, 2003, 39 (14) : 1039 - 1041
  • [4] Analyze jitter to improve high-speed
    Lauterbach, M
    Wey, T
    [J]. IEEE SPECTRUM, 2000, 37 (07) : 62 - 67
  • [5] Fast Jitter Test Solutions of High-speed IO Based on Timing and Frequency Domain
    Lu, Ming
    [J]. CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2012 (CSTIC 2012), 2012, 44 (01): : 1049 - 1054
  • [6] Continuous time delta sigma modulators with reduced clock jitter sensitivity
    Zare-Hoseini, Hashern
    Kale, Izzet
    [J]. 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 5371 - +
  • [7] High-Speed Silicon Photonics Modulators
    Witzens, Jeremy
    [J]. PROCEEDINGS OF THE IEEE, 2018, 106 (12) : 2158 - 2182
  • [8] Understanding jitter and wander in high-speed networks
    不详
    [J]. MICROWAVES & RF, 2000, 39 (01) : 120 - 120
  • [9] Jitter measurements of high-speed serial links
    Kossel, MA
    Schmatz, ML
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2004, 21 (06): : 536 - 543
  • [10] High-speed plasmonic phase modulators
    Melikyan, A.
    Alloatti, L.
    Muslija, A.
    Hillerkuss, D.
    Schindler, P. C.
    Li, J.
    Palmer, R.
    Korn, D.
    Muehlbrandt, S.
    Van Thourhout, D.
    Chen, B.
    Dinu, R.
    Sommer, M.
    Koos, C.
    Kohl, M.
    Freude, W.
    Leuthold, J.
    [J]. NATURE PHOTONICS, 2014, 8 (03) : 229 - 233