Competitive and Cost Effective high-k based 28nm CMOS Technology for Low Power Applications

被引:0
|
作者
Arnaud, F.
Thean, A.
Eller, M.
Lipinski, M.
Teh, Y. W.
Ostermayr, M.
Kang, K.
Kim, N. S.
Ohuchi, K.
Han, J-P.
Nair, D. R.
Lian, J.
Uchimura, S.
Kohler, S.
Miyaki, S.
Ferreira, P.
Park, J-H.
Hamaguchi, M.
Miyashita, K.
Augur, R.
Zhang, Q.
Strahrenberg, K.
ElGhouli, S.
Bonnouvrier, J.
Matsuoka, F.
Lindsay, R.
Sudijono, J.
Johnson, F. S.
Ku, J. H.
Sekine, M.
Steegen, A.
Sampson, R.
机构
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we present a cost-effective 28nm CMOS technology for low power (LP) applications based on a high-k, single-metal-gate-first architecture. We report raw gate densities up to 4200 kGate/mm(2), and, using the ARM Cortex-R4F as a reference, we report achievement of an overall 2.4x area reduction in 28nm from 45nm technology. Our high-density SRAM bit-cell (area= 0.120mm(2)) has a demonstrated Static Noise Margin (SNM) of 213mV at IV. Fully compatible with power/leakage management techniques intensively used in low power designs, the transistor drive currents are increased +35% & +10%, for nFET and pFET respectively, with respect to a 28nm LP poly/SiON reference [3]. Compatible with LP system-on-chip requirements, ultra low-cost, high performance analog devices are reported which leverage a dramatic improvement in matching factor (AVT similar to 2mV.um) versus our previously-reported result [2]. An optimized interconnection scheme based on Extreme Low k (ELK) dielectric (k similar to 2.4) and advanced metallization allows high density wiring with competitive R-C versus our previous technology.
引用
收藏
页码:603 / 606
页数:4
相关论文
共 50 条
  • [41] Intermodulation Linearity in High-k/Metal Gate 28 nm RF CMOS Transistors
    Li, Zhen
    Niu, Guofu
    Liang, Qingqing
    Imura, Kimihiko
    ELECTRONICS, 2015, 4 (03): : 614 - 622
  • [42] High-K gate dielectrics for sub-100 nm CMOS technology
    Lee, SJ
    Lee, CH
    Kim, YH
    Luan, HF
    Bai, WP
    Jeon, TS
    Kwong, DL
    SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS, 2001, : 303 - 308
  • [43] Low Power Frequency Dividers using TSPC logic in 28nm FDSOI Technology
    Hossain, Md Sazzad
    Moreira, Mateus Bernardino
    Sandrez, Francois
    Rivet, Francois
    Lapuyade, Herve
    Deval, Yann
    2022 IEEE 13TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2022, : 89 - 92
  • [44] Single metal gate on high-k gate stacks for 45nm low power CMOS
    Taylor, W. J., Jr.
    Capasso, C.
    Min, B.
    Winstead, B.
    Verret, E.
    Loiko, K.
    Gilmer, D.
    Hegde, R. I.
    Schaeffer, J.
    Luckowski, E.
    Martinez, A.
    Raymond, M.
    Happ, C.
    Triyoso, D. H.
    Kalpat, S.
    Haggag, A.
    Roan, D.
    Nguyen, J. -Y.
    La, L. B.
    Hebert, L.
    Smith, J.
    Jovanovic, D.
    Burnett, D.
    Foisy, M.
    Cave, N.
    Tobin, P. J.
    Samavedam, S. B.
    White, B. E., Jr.
    Venkatesan, S.
    2006 INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2006, : 366 - +
  • [45] Low Power High Gain Bandwidth Opamp in Low Cost 180 nm Bulk CMOS Technology
    Richter, Alexander
    Tzschoppe, Christoph
    Lindner, Bastian
    Ellinger, Frank
    2015 SBMO/IEEE MTT-S INTERNATIONAL MICROWAVE AND OPTOELECTRONICS CONFERENCE (IMOC), 2015,
  • [46] Gate Stack Process Optimization for TDDB Improvement in 28nm High-k/Metal Gate nMOSFETs
    Lee, Kyong Taek
    Kim, Hyunjin
    Park, Junekyun
    Park, Jongwoo
    2012 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2012,
  • [47] 32nm Gate-First High-k/Metal-Gate Technology for High Performance Low Power Applications
    Diaz, C. H.
    Goto, K.
    Huang, H. T.
    Yasuda, Yuri
    Tsao, C. P.
    Chu, T. T.
    Lu, W. T.
    Chang, Vincent
    Hou, Y. T.
    Chao, Y. S.
    Hsu, P. F.
    Chen, C. L.
    Lin, K. C.
    Ng, J. A.
    Yang, W. C.
    Chen, C. H.
    Peng, Y. H.
    Chen , C. J.
    Chen, C. C.
    Yu, M. H.
    Yeh, L. Y.
    You, K. S.
    Chen, K. S.
    Thei, K. B.
    Lee, C. H.
    Yang, S. H.
    Cheng, J. Y.
    Huang, K. T.
    Liaw, J. J.
    Ku, Y.
    Jang, S. M.
    Chuang, H.
    Liang, M. S.
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2008, TECHNICAL DIGEST, 2008, : 629 - 632
  • [48] High-Voltage Low-Power Startup Backup Battery Switch Using Low Voltage Devices in 28nm CMOS
    Neri, Filippo
    Keogh, Craig
    Brauner, Thomas
    De Mey, Eric
    Schippel, Christian
    2016 29TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2016, : 211 - 216
  • [49] Embedded Resistive Switching Non-volatile Memory Technology for 28nm and Beyond High-k Metal-gate Generations
    Chung, Steve S.
    2019 IEEE 11TH INTERNATIONAL MEMORY WORKSHOP (IMW 2019), 2019, : 83 - 86
  • [50] Intrinsic Dielectric Stack Reliability of a High Performance Bulk Planar 20nm Replacement Gate High-K Metal Gate Technology and Comparison to 28nm Gate First High-K Metal Gate Process
    McMahon, W.
    Tian, C.
    Uppal, S.
    Kothari, H.
    Jin, M.
    LaRosa, G.
    Nigam, T.
    Kerber, A.
    Linder, B. P.
    Cartier, E.
    Lai, W. L.
    Liu, Y.
    Ramachandran, R.
    Kwon, U.
    Parameshwaran, B.
    Krishnan, S.
    Narayanan, V.
    2013 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2013,