共 50 条
- [22] Energy efficient low-power full-adder by 65 nm CMOS technology in ALU [J]. CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2019, 31 (12):
- [23] Low-Power and Area-Efficient Carry Select Adder Using Modified BEC-1 Converter [J]. 2013 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATIONS AND NETWORKING TECHNOLOGIES (ICCCNT), 2013,
- [24] Design of New Low-Power High-Performance Full Adder with New XOR-XNOR Circuit [J]. SECOND INTERNATIONAL CONGRESS ON TECHNOLOGY, COMMUNICATION AND KNOWLEDGE (ICTCK 2015), 2015, : 153 - 158
- [26] Carry based approximate full adder for low power approximate computing [J]. 2019 7TH INTERNATIONAL CONFERENCE ON SMART COMPUTING & COMMUNICATIONS (ICSCC), 2019, : 188 - 191
- [27] High-performance and area-efficient stacked transformers for RF CMOS integrated circuits [J]. 2003 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-3, 2003, : 967 - 970
- [28] Area-Delay Efficient and Low-Power Carry Skip Adder for High Performance Computing Systems [J]. 2019 IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2019), 2019, : 300 - 303
- [29] A Low-Power Area-Efficient SRAM with Enhanced Read Stability in 0.18-μm CMOS [J]. 2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 729 - 732
- [30] Skewed CMOS: Noise-immune high-performance low-power static circuit family [J]. 2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, : 241 - 246