LAHAF: Low-power, area-efficient, and high-performance approximate full adder based on static CMOS

被引:23
|
作者
Fatemieh, Seyed Erfan [1 ]
Farahani, Samira Shirinabadi [1 ]
Reshadinezhad, Mohammad Reza [1 ]
机构
[1] Univ Isfahan, Fac Comp Engn, Dept Comp Architecture, Esfahan 8174673441, Iran
关键词
Approximate computing; Approximate full adder cell; Image processing; CMOS technology; DESIGN;
D O I
10.1016/j.suscom.2021.100529
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this article, a low power, area-efficient full adder cell designed with approximate outputs is presented. The static Complementary Metal Oxide Semiconductor (CMOS) structure is applied to design this approximate full adder energy efficient (up to 72% improvement). The proposed cell simulated in HSPICE with 32nm CMOS technology in four different scenarios. First, the proposed cell was assessed as a 1-bit full adder cell; second, the proposed cell applied in a 4-bit carry ripple adder structure. In the third and fourth scenarios, the proposed cell's power consumption and performance were assessed in different power supply voltages, temperatures, and a larger load capacitor. Approximate computing is a design paradigm that is applicable in image processing as an error-resilient application. MATLAB exploited to assess the proposed approximate full adder in image addition application in three different scenarios. The outputs evaluated by different image quality metrics (such as peak signal to noise ratio (PSNR)) and the final outputs of approximation are acceptable in this application due to image quality metrics.
引用
收藏
页数:12
相关论文
共 50 条
  • [21] A HIGH-PERFORMANCE LOW-POWER CMOS CHANNEL FILTER
    BLACK, WC
    ALLSTOT, DJ
    REED, RA
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1980, 15 (06) : 929 - 938
  • [22] Energy efficient low-power full-adder by 65 nm CMOS technology in ALU
    Kumar, Suresh N.
    Paramasivam, K.
    [J]. CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2019, 31 (12):
  • [23] Low-Power and Area-Efficient Carry Select Adder Using Modified BEC-1 Converter
    Mugilvannan, L.
    Ramasamy, S.
    [J]. 2013 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATIONS AND NETWORKING TECHNOLOGIES (ICCCNT), 2013,
  • [24] Design of New Low-Power High-Performance Full Adder with New XOR-XNOR Circuit
    Morad, Milad Jalalian Abbas
    Talebiyan, Seyyed Reza
    Pakniyat, Ebrahim
    [J]. SECOND INTERNATIONAL CONGRESS ON TECHNOLOGY, COMMUNICATION AND KNOWLEDGE (ICTCK 2015), 2015, : 153 - 158
  • [25] Low-Power, High-Speed, and Area-Efficient Multiplier Based on the PTL Logic Style
    Pan, Wanyuan
    Yu, Yihe
    Tang, Chengcheng
    Yin, Ningyuan
    Yu, Zhiyi
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (07) : 3538 - 3542
  • [26] Carry based approximate full adder for low power approximate computing
    Ramasamy, Manickam
    Narmadha, G.
    Deivasigamani, S.
    [J]. 2019 7TH INTERNATIONAL CONFERENCE ON SMART COMPUTING & COMMUNICATIONS (ICSCC), 2019, : 188 - 191
  • [27] High-performance and area-efficient stacked transformers for RF CMOS integrated circuits
    Fong, N
    Plouchart, JO
    Zamdmer, N
    Kim, J
    Jenkins, K
    Plett, C
    Tarr, G
    [J]. 2003 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-3, 2003, : 967 - 970
  • [28] Area-Delay Efficient and Low-Power Carry Skip Adder for High Performance Computing Systems
    Patel, Sujit Kumar
    Garg, Bharat
    Mahajan, Anurag
    Rai, Shireesh Kumar
    [J]. 2019 IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2019), 2019, : 300 - 303
  • [29] A Low-Power Area-Efficient SRAM with Enhanced Read Stability in 0.18-μm CMOS
    Gong, Cihun-Siyong Alex
    Hong, Ci-Tong
    Yao, Kai-Wen
    Shiue, Muh-Tian
    [J]. 2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 729 - 732
  • [30] Skewed CMOS: Noise-immune high-performance low-power static circuit family
    Solomatnikov, A
    Somasekhar, D
    Roy, K
    Koh, CK
    [J]. 2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, : 241 - 246