A Minimal Network Interface for a Simple Network-on-Chip

被引:7
|
作者
Schoeberl, Martin [1 ]
Pezzarossa, Luca [1 ]
Sparso, Jens [1 ]
机构
[1] Tech Univ Denmark, Dept Appl Math & Comp Sci, Lyngby, Denmark
关键词
Network-on-chip; Network interface; Real-time systems; Multicore processor; Communication;
D O I
10.1007/978-3-030-18656-2_22
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network-on-chip implementations are typically complex in the design of the routers and the network interfaces. The resource consumption of such routers and network interfaces approaches the size of an in-order processor pipeline. For the job of just moving data between processors, this may be considered too much overhead. This paper presents a lightweight network-on-chip solution. We build on the S4NOC for the router design and add a minimal network interface. The presented architecture supports the transfer of single words between all processor cores. Furthermore, as we use time-division multiplexing of the router and link resources, the latency of such transfers is upper bounded. Therefore, this network-on-chip can be used for real-time systems. The router and network interface together consume around 6% of the resources of a RISC processor pipeline.
引用
收藏
页码:295 / 307
页数:13
相关论文
共 50 条
  • [41] Scalable Network-on-Chip Architectures for Brain-Machine Interface Applications
    Li, Xian
    Duraisamy, Karthi
    Bogdan, Paul
    Doppa, Janardhan Rao
    Pande, Partha Pratim
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (10) : 1895 - 1907
  • [42] Simple fault-tolerant method to balance load in network-on-chip
    Xie, Ruilian
    Cai, Jueping
    Xin, Xin
    [J]. ELECTRONICS LETTERS, 2016, 52 (10) : 814 - 816
  • [43] Pitstop: Enabling a Virtual Network Free Network-on-Chip
    Farrokhbakht, Hossein
    Kao, Henry
    Hasan, Kamran
    Gratz, Paul, V
    Krishna, Tushar
    San Miguel, Joshua
    Jerger, Natalie Enright
    [J]. 2021 27TH IEEE INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE (HPCA 2021), 2021, : 682 - 695
  • [44] A circuit-switched network architecture for network-on-chip
    Liu, J
    Zheng, LR
    Tenhunen, H
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 55 - 58
  • [45] Application of Butterfly Clos-Network in Network-on-Chip
    Liu, Hui
    Xie, Linquan
    Liu, Jiansheng
    Ding, Lei
    [J]. SCIENTIFIC WORLD JOURNAL, 2014,
  • [46] Three-Dimensional Stacked Nanophotonic Network-on-Chip Architecture with Minimal Reconfiguration
    Morris, Randy W., Jr.
    Kodi, Avinash Karanth
    Louri, Ahmed
    Whaley, Ralph D., Jr.
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2014, 63 (01) : 243 - 255
  • [47] Quarc: a Novel Network-on-Chip Architecture
    Moadeli, M.
    Vanderbauwhede, W.
    Shahrabi, A.
    [J]. PROCEEDINGS OF THE 2008 14TH IEEE INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED SYSTEMS, 2008, : 705 - +
  • [48] An Inclusive Fault Model for Network-on-Chip
    He, Yi
    Chen, Gensheng
    [J]. PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [49] Customized Network-on-Chip for Message Reduction
    Wang, Hongwei
    Lu, Siyu
    Zhang, Youhui
    Yang, Guangwen
    Zheng, Weimin
    [J]. ALGORITHMS AND ARCHITECTURES FOR PARALLEL PROCESSING, ICA3PP 2014, PT I, 2014, 8630 : 535 - 548
  • [50] A bufferless optical network-on-chip router
    Zhang, Na
    Gu, Huaxi
    Yang, Yintang
    Chen, Zheng
    Chen, Ke
    [J]. IEICE ELECTRONICS EXPRESS, 2013, 10 (21):