LVTSCR structures for latch-up free ESD protection of BiCMOS RF circuits

被引:11
|
作者
Vashchenko, V [1 ]
Concannon, A [1 ]
ter Beek, M [1 ]
Hopper, P [1 ]
机构
[1] NSC, Santa Clara, CA 95052 USA
关键词
D O I
10.1016/S0026-2714(02)00125-7
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The results of a numerical and experimental study aimed at increasing the holding on-state voltage of a low-voltage triggered silicon controlled rectifier are presented. Using TCAD numerical simulations two solutions are presented that are based on emitter injection control by the modification of the emitter-drain area ratio and by the addition of internal diodes in the emitter line. Experimental data generated in a 0.18 mum CMOS technology demonstrate the effectiveness of the new low-voltage triggered silicon controlled rectifier (LVTSCR) structures and validates the simulation results. It has been demonstrated that for the LVTSCR structures with high holding voltage the electrostatic discharge efficiency is 3-5 times higher than that of a conventional grounded gate snapback NMOS and simultaneously has 50% lower RF load capacitance. (C) 2002 Elsevier Science Ltd. All rights reserved.
引用
收藏
页码:61 / 69
页数:9
相关论文
共 50 条
  • [31] ANALYSIS OF BILATERAL LATCH-UP TRIGGERING IN VLSI CIRCUITS
    HUANG, HS
    CHANG, CY
    HSU, CC
    CHEN, KL
    LIN, JK
    SOLID-STATE ELECTRONICS, 1994, 37 (02) : 380 - 382
  • [32] LATCH-UP CONTROL IN CMOS INTEGRATED-CIRCUITS
    OCHOA, A
    DAWES, W
    ESTREICH, D
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1979, 26 (06) : 5065 - 5068
  • [33] VALIDATION OF LATCH-UP MITIGATION IN COMPLEX VLSI CIRCUITS
    CRISCUOLO, JA
    CABLE, JS
    LEE, DC
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1986, 33 (06) : 1510 - 1514
  • [34] ESD protection Diode with Guard Ring Layout Optimized for Latch-up Immunity Enhancement in FinFET technology
    Huang, Kai-Ping
    Peng, Po-Lin
    Chu, Li-Wei
    Chang, Yi-Feng
    Chang, Tzu-Heng
    Lee, Jam-Wem
    Chen, Kuo-Ji
    Song, Ming-Hsiang
    2019 41ST ANNUAL EOS/ESD SYMPOSIUM (EOS/ESD), 2019,
  • [35] Robust and Latch-Up-Immune LVTSCR Device with an Embedded PMOSFET for ESD Protection in a 28-nm CMOS Process
    Ruibo Chen
    Hongxia Liu
    Wenqiang Song
    Feibo Du
    Hao Zhang
    Jikai Zhang
    Zhiwei Liu
    Nanoscale Research Letters, 15
  • [36] LATCH-UP FREE CMOS STRUCTURE.
    Anon
    IBM technical disclosure bulletin, 1986, 28 (09): : 4166 - 4167
  • [37] DESIGN OF IGBTS FOR LATCH-UP FREE OPERATION
    ZENG, J
    MAWBY, PA
    TOWERS, MS
    BOARD, K
    HU, ZR
    SOLID-STATE ELECTRONICS, 1994, 37 (08) : 1471 - 1475
  • [38] Behavior of bilateral latch-up triggering in VLSI electro static discharge damage protection circuits
    Huang, Heng-Sheng
    Chang, Chun-Yen
    Hsu, Chen-Chung
    Chen, Kun-Luh
    Lin, Jyh-Kuang
    1600, (32):
  • [39] ESD and latch-up characteristics of semiconductor device with thin epitaxial substrate
    Suzuki, T
    Sekino, S
    Ito, S
    Monma, H
    ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM PROCEEDINGS, 1998, : 199 - 207
  • [40] ESD and Latch-up Design Verification Challenges in Packaged Parts and Modules
    Khazhinsky, Michael
    Harb, Mohammed
    Meng, Kuo-Hsuan
    2024 IEEE INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS, IPFA 2024, 2024,