Static and dynamic analysis of SEU effects in SRAM-based FPGAs

被引:0
|
作者
Sterpone, L. [1 ]
Violante, M. [1 ]
di Torino, Politecnico [1 ]
机构
[1] Politecn Torino, Dipartimento Automat & Informat, Turin, Italy
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
SRAM-based Field Programmable Gate Arrays (FPGAs) are very sensitive to Single Event Upsets (SEUs) affecting their configuration memory. SEUs may have critical effects on the circuit FPGA devices implement. In order to deploy safety- or mission-critical applications on SRAM-based FPGAs, designers need to adopt hardening techniques, as well as methodologies for estimating and validating the SEU's sensitivity of the obtained applications in the early design phase. In this paper we describe a new methodology for predict the effects of SEUs by combining static and dynamic analysis of the circuit's FPGA implements. The proposed methodology is able to identify the critical single event upset locations within the configuration memory and to provide a detailed classification of the provoked effects. Experimental results on several realistic applications demonstrate the feasibility of the proposed methodology.
引用
收藏
页码:159 / +
页数:2
相关论文
共 50 条
  • [1] Analyzing SEU effects in SRAM-based FPGAs
    Violante, M
    Ceschia, M
    Reorda, MS
    Paccagnella, A
    Bernardi, P
    Rebaudengo, M
    Bortolato, D
    Bellato, M
    Zambolin, P
    Candelori, A
    [J]. 9TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, PROCEEDINGS, 2003, : 119 - 123
  • [2] Fault injection into SRAM-based FPGAs for the analysis of SEU effects
    Asadi, G
    Miremadi, SG
    Zarandi, HR
    Ejlali, A
    [J]. 2003 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), PROCEEDINGS, 2003, : 428 - 430
  • [3] Simulation-based analysis of SEU effects in SRAM-based FPGAs
    Violante, M
    Sterpone, L
    Ceschia, M
    Bortolato, D
    Bernardi, P
    Reorda, MS
    Paccagnella, A
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2004, 51 (06) : 3354 - 3359
  • [4] Simulation-based analysis of SEU effects on SRAM-based FPGAs
    Rebaudengo, M
    Reorda, MS
    Violante, M
    [J]. FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS: RECONFIGURABLE COMPUTING IS GOING MAINSTREAM, 2002, 2438 : 607 - 615
  • [5] Efficient estimation of SEU effects in SRAM-based FPGAs
    Reorda, MS
    Sterpone, L
    Violante, M
    [J]. 11TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, 2005, : 54 - 59
  • [6] On the evaluation of SEU sensitiveness in SRAM-based FPGAs
    Bernardi, P
    Reorda, MS
    Sterpone, L
    Violante, M
    [J]. 10TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, PROCEEDINGS, 2004, : 115 - 120
  • [7] Towards an efficient SEU effects emulation on SRAM-based FPGAs
    Souari, Anis
    Thibeault, Claude
    Blaquiere, Yves
    Velazco, Raoul
    [J]. MICROELECTRONICS RELIABILITY, 2016, 66 : 173 - 182
  • [8] SEU Recovery Mechanism for SRAM-Based FPGAs
    Legat, Uros
    Biasizzo, Anton
    Novak, Franc
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2012, 59 (05) : 2562 - 2571
  • [9] SEU Mitigation for SRAM-Based FPGAs through Dynamic Partial Reconfiguration
    Bolchini, Cristiana
    Quarta, Davide
    Santambrogio, Marco D.
    [J]. GLSVLSI'07: PROCEEDINGS OF THE 2007 ACM GREAT LAKES SYMPOSIUM ON VLSI, 2007, : 55 - 60
  • [10] MITIGATING AND TOLERATING SEU EFFECTS IN SWITCH MODULES OF SRAM-BASED FPGAs
    Rohani, Alireza
    Zarandi, Hamid R.
    [J]. 2009 5TH SOUTHERN CONFERENCE ON PROGRAMMABLE LOGIC, PROCEEDINGS, 2009, : 171 - 176