Work in progress: Incorporating system-level design tools into digital design and capstone courses

被引:0
|
作者
Mahmoud, Wagdy H. [1 ]
机构
[1] Univ Dist Columbia, Dept Elect Engn, Washington, DC 20008 USA
关键词
digital logic design; FPGA-based systems; system-level design tools;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes our ongoing effort to create a set of laboratory exercises and projects of varying complexities suitable for undergraduate, upper level digital design and capstone courses. The laboratory exercises incorporate system-level design tools and state-of-the-art FPGA boards. Specifically, this work shares the experience of using software tools such as Simulink, an assortment of Matlab toolboxes, Xilinx System Generator, Xilinx Integrated System Environment (ISE) and mentor graphics FPGA design and verification tools, and an assortment of Xilinx-based FPGA boards to create cross-disciplinary laboratory exercises and capstone projects in the areas of digital design, computer architecture, and signal and image processing. The developed laboratory assignments allow students to experiment with alternative forms of design and implementation technologies. Evaluation and assessment tools are being developed to measure the impacts of these projects on student learning and to guide future modifications of these projects.
引用
下载
收藏
页码:784 / 785
页数:2
相关论文
共 50 条
  • [21] Diverse Models for Incorporating Service Projects into Engineering Capstone Design Courses
    Bielefeldt, Angela R.
    Dewoolkar, Mandar M.
    Caves, Kevin M.
    Berdanier, Bruce W.
    Paterson, Kurtis G.
    INTERNATIONAL JOURNAL OF ENGINEERING EDUCATION, 2011, 27 (06) : 1206 - 1220
  • [22] Design Reviews for Capstone Courses
    Dixon, Gene
    Davis, Denny
    INTERNATIONAL JOURNAL OF ENGINEERING EDUCATION, 2015, 31 (06) : 1832 - 1843
  • [23] Design complexity requires system-level design
    Moretti, G
    EDN, 2005, 50 (05) : 26 - +
  • [24] Aspects on system-level design
    Plantin, J
    Stoy, E
    PROCEEDINGS OF THE SEVENTH INTERNATIONAL WORKSHOP ON HARDWARE/SOFTWARE CODESIGN (CODES'99), 1999, : 209 - 210
  • [25] Challenges in system-level design
    Wolf, W
    FORMAL METHODS IN COMPUTER-AIDED DESIGN, PROCEEDINGS, 2004, 3312 : 1 - 5
  • [26] Challenges in system-level design
    Wolf, W
    FORMAL METHODS IN COMPUTER-AIDED DESIGN, 2004, 3312 : 1 - 5
  • [27] No wait for system-level design
    IET Electron. Syst. Softw., 2006, 6 (02):
  • [28] SYSTEM-LEVEL DESIGN VERIFICATION IN THE AT-AND-T COMPUTER DIVISION - TOOLS
    ABRAMOVICI, M
    KULIKOWSKI, JJ
    MILLER, DT
    MENON, PR
    PROCEEDINGS - IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN : VLSI IN COMPUTERS & PROCESSORS, 1989, : 548 - 554
  • [29] NASA System-Level Design, Analysis and Simulation Tools Research on NextGen
    Bardina, Jorge
    SAE INTERNATIONAL JOURNAL OF AEROSPACE, 2011, 4 (02): : 1357 - 1364
  • [30] CAE/CAD TOOLS SHIFT FOCUS TO SYSTEM-LEVEL DESIGN.
    Goering, Richard
    Electronic Systems Technology and Design/Computer Design's, 1987, 26 (12): : 59 - 76