Flexible Ultra-Low-Voltage CMOS Circuit Design applicable for digital and analog circuits operating below 300mV

被引:0
|
作者
Berg, Yngvar [1 ]
Mirmotahari, Omid [2 ]
机构
[1] Buskerud & Vesfold Univ Coll, Dept Micro & Nanosyst Technol, Borre, Norway
[2] Univ Oslo, Dept Informat, N-0316 Oslo, Norway
关键词
CMOS; Low-Voltage; High-Speed; Floating-Gate; Domino logic; Flip-Flop; Analog; Multiple-Valued logic; ENERGY;
D O I
10.1109/ISVLSI.2015.83
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A generic ultra low-voltage (ULV) CMOS design approach is presented. By applying a floating capacitor to the gate terminal of the enhanced driving transistors, obtained by using a charge injection technique, we may change the ON and OFF currents. The delay in circuits where the enhanced transistors are utilized can be reduced significantly compared to complementary CMOS. The current level of the transistors may be increased for high speed and decreased for low power applications. The design approach may be used to implement ultra low-voltage and high-speed digital logic and Flip-Flops. In addition, the generic technique can be used to implement multiple-valued and analog ultra low-voltage CMOS circuits. For ultra low-voltage dogital applications the delay may be reduced to less than 10% compared to static CMOS. The highspeed Flip-FLOP presented shows a similar increase in speed compared to conventional Flip-Flops for low supply voltages. For the analog circuit presented the increased current level is used to obtain rail-to-rail operation at higher frequencies than conventional analog circuits.
引用
收藏
页码:646 / 651
页数:6
相关论文
共 50 条
  • [1] Ultra-Low-Voltage Operation of CMOS Analog Circuits: Amplifiers, Oscillators, and Rectifiers
    Galup-Montoro, C.
    Schneider, M. C.
    Machado, M. B.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (12) : 932 - 936
  • [2] Standard Cell Optimization for Ultra-Low-Voltage Digital Circuits
    Chen, Yuting
    Jiao, Hailong
    [J]. 17TH IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT 2019), 2019,
  • [3] Design and optimization of FinFETs for ultra-low-voltage analog applications
    Kranti, Abhinav
    Armstrong, G. Alastair
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (12) : 3308 - 3316
  • [4] Switching-Voltage Detection and Compensation Circuits for Ultra-Low-Voltage CMOS Inverters
    Matsumoto, Kei
    Hirose, Tetsuya
    Osaki, Yuji
    Kuroki, Nobutaka
    Numa, Masahiro
    [J]. 2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 483 - 486
  • [5] A 300mV Low-voltage start-up circuit for energy harvesting systems
    Mendez-Delgado, Edgardo
    Serrano, Guillermo J.
    [J]. 2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 829 - 832
  • [6] Ultra-low-voltage current-sense read circuits for CMOS SOISRAMs
    Thomas, O
    Vladimirescu, A
    Amara, A
    [J]. 2005 IEEE International SOI Conference, Proceedings, 2005, : 205 - 207
  • [7] Ultra-low-voltage CMOS circuit technology for solar-battery mobile systems
    Douseki, Takakuni
    Harada, Mitsuru
    [J]. NTT R and D, 1998, 47 (05): : 585 - 590
  • [8] Ultra-low voltage analog integrated circuits for nanoscale CMOS
    Kinget, Peter R.
    [J]. PROCEEDINGS OF THE 2007 IEEE BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING (BCTM), 2007, : 144 - 148
  • [9] High-Speed Dynamic Dual-Rail Ultra Low Voltage Static CMOS Logic operating at 300 mV
    Mirmotahari, Omid
    Dadashi, Ali
    Azadmehr, Mehdi
    Berg, Yngvar
    [J]. 2016 11TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS), 2016,
  • [10] Design of accurate analog circuits for low voltage low power CMOS systems
    Falconi, C
    D'Amico, A
    Faccio, M
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 429 - 432