Fabrication and analysis of CMOS fully-compatible high conductance impact-ionization MOS (I-MOS) transistors

被引:0
|
作者
Charbuillet, C. [1 ,2 ]
Dubois, E. [2 ]
Monfray, S. [1 ]
Bouillon, P. [1 ]
Skotnicki, T. [1 ]
机构
[1] STMicroelectronics, 850 Rue Jean Monnet, F-38926 Crolles, France
[2] IEMN/ISEN, UMR CNRS 8520, F-59652 Villeneuve Dascq, France
来源
ESSDERC 2006: PROCEEDINGS OF THE 36TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE | 2006年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper reports on a new process to realize Impact-Ionization MOSFETs (I-MOS) with gate length down to 50nm. This process is an adaptation of a standard 90nm flow, which assures a perfect compatibility with conventional CMOS. The definition of the n(+) and p(+) regions of the I-MOS is based on two shifted lithography steps using the standard source/drain mask. An analytical model for the breakdown voltage of a ID p-i-n diode has also been developed to express the breakdown voltage of I-MOS devices as a function of the gate and intrinsic lengths, and the doping level. This model has been validated by the experimental results. An extremely low experimental device resistance (270 Omega mu m) is reported at a gate length of 55 nm, placing the IMOS architecture favorably with respect to ITRS requirements. This performance is explained by the much higher carrier concentration generated by impact ionization when compared to the conventional MOS. Channel resistance is found negligible and current only limited by the source/drain (S/D) resistance.
引用
收藏
页码:299 / +
页数:2
相关论文
共 24 条
  • [21] A complementary-I-MOS technology featuring SiGe channel and I-region for enhancement of impact-ionization, breakdown voltage, and performance
    Toh, Eng-Huat
    Wang, Grace Huiqi
    Chan, Lap
    Lo, Guo-Qiang
    Sylvester, Dennis
    Heng, Chun-Huat
    Samudra, Ganesh
    Yeo, Yee-Chia
    ESSDERC 2007: PROCEEDINGS OF THE 37TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2007, : 295 - +
  • [22] High density and fully compatible embedded DRAM cell with 45nm MOS technology (CMOS6)
    Sanuki, T
    Sogo, Y
    Oishi, A
    Okayama, Y
    Hasumi, R
    Morimasa, Y
    Kinoshita, T
    Komoda, T
    Tanaka, H
    Hiyama, K
    Komoguchi, T
    Matsumoto, T
    Oota, K
    Yokoyama, T
    Fukasaku, K
    Katsumata, R
    Kido, M
    Tamura, M
    Takegawa, Y
    Yoshimura, H
    Kasai, K
    Ohno, K
    Saito, M
    Aochi, H
    Iwai, M
    Nagashima, N
    Matsuoka, E
    Okamoto, Y
    Noguchi, T
    2005 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2005, : 14 - 15
  • [23] High-Speed Steep-Slope GaInAs Impact Ionization MOSFETs (I-MOS) With SS=1.25 mV/dec--Part I: Material and Device Characterization, DC Performance, and Simulation
    Han, Daxin
    Bonomo, Giorgio
    Ruiz, Diego Calvo
    Arabhavi, Akshay Mahadev
    Ostinelli, Olivier J. S.
    Bolognesi, Colombo R.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (07) : 3542 - 3548
  • [24] High-Speed Steep-Slope GaInAs Impact Ionization MOSFETs (I-MOS) With SS=1.25 mV/dec-Part II: Dynamic Switching and RF Performance
    Han, Daxin
    Bonomo, Giorgio
    Ruiz, Diego Calvo
    Arabhavi, Akshay Mahadev
    Ostinelli, Olivier J. S.
    Bolognesi, Colombo R.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (07) : 3549 - 3556